EVAL-AD7923CB Analog Devices Inc, EVAL-AD7923CB Datasheet - Page 5

no-image

EVAL-AD7923CB

Manufacturer Part Number
EVAL-AD7923CB
Description
BOARD EVAL FOR AD7923
Manufacturer
Analog Devices Inc
Datasheet

Specifications of EVAL-AD7923CB

Rohs Status
RoHS non-compliant
Number Of Adc's
1
Number Of Bits
12
Sampling Rate (per Second)
200k
Data Interface
Serial
Inputs Per Adc
4 Single Ended
Input Range
0 ~ 2.5 V
Power (typ) @ Conditions
*
Voltage Supply Source
Single
Operating Temperature
-40°C ~ 125°C
Utilized Ic / Part
AD7923
TIMING SPECIFICATIONS
AV
Table 2.
Parameter
f
t
t
t
t
t
t
t
t
t
t
t
t
t
1
2
3
4
SCLK
CONVERT
QUIET
2
3
4
5
6
7
8
9
10
11
12
Sample tested at 25°C to ensure compliance. All input signals are specified with t
The 3 V operating range spans from 2.7 V to 3.6 V. The 5 V operating range spans from 4.75 V to 5.25 V.
The mark/space ratio for the SCLK input is 40/60 to 60/40.
Measured with the load circuit of Figure 2 and defined as the time required for the output to cross 0.4 V or 0.7 × V
t
back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, quoted in the timing characteristics t
time of the part and is independent of the bus loading.
3
3
8
4
is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 2. The measured number is then extrapolated
DD
2
= 2.7 V to 5.25 V, V
AV
10
20
16 × t
50
10
35
40
0.4 × t
0.4 × t
10
15/45
10
5
20
1
DD
= 3 V
SCLK
SCLK
SCLK
DRIVE
Limit at T
AV
10
20
16 × t
50
10
30
40
0.4 × t
0.4 × t
10
15/35
10
5
20
1
≤ AV
DD
= 5 V
SCLK
DD
SCLK
SCLK
MIN
, REF
, T
MAX
IN
Figure 2. Load Circuit for Digital Output Timing Specification
Unit
kHz min
MHz max
ns min
ns min
ns max
ns max
ns min
ns min
ns min
ns min/max
ns min
ns min
ns min
μs max
= 2.5 V, T
TO OUTPUT
A
= T
PIN
MIN
Description
Minimum quiet time required between CS rising edge and start of next
conversion
CS to SCLK set-up time
Delay from CS until DOUT three-state disabled
Data access time after SCLK falling edge
SCLK low pulse width
SCLK high pulse width
SCLK to DOUT valid hold time
SCLK falling edge to DOUT high impedance
DIN set-up time prior to SCLK falling edge
DIN hold time after SCLK falling edge
Sixteenth SCLK falling edge to CS high
Power-Up time from full power-down/auto shutdown mode
50pF
Rev. B | Page 5 of 24
C
to T
L
200μA
200μA
R
MAX
= t
F
, unless otherwise noted.
= 5 ns (10% to 90% of AV
I
I
OL
OH
1.6V
DD
) and timed from a voltage level of 1.6 V. See Figure 2.
DRIVE
1
.
8
, is the true bus relinquish
AD7923

Related parts for EVAL-AD7923CB