KS8721B-EVAL Micrel Inc, KS8721B-EVAL Datasheet - Page 29

no-image

KS8721B-EVAL

Manufacturer Part Number
KS8721B-EVAL
Description
BOARD EVAL EXPERIMENT KS8721B
Manufacturer
Micrel Inc
Datasheet

Specifications of KS8721B-EVAL

Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
576-1006
Symbol
t
t
t
t
Reset Circuit Diagram
Micrel recommendeds the following discrete reset circuit as shown in Figure 10 when powering up the KS8721B/BT device.
For the application where the reset circuit signal comes from another device (e.g., CPU, FPGA, etc), we recommend the reset
circuit as shown in Figure 11.
At power-on-reset, R, C, and D1 provide the necessary ramp rise time to reset the Micrel device. The reset out from CPU/FPGA
provides warm reset after power up. It is also recommended to power up the VDD core voltage earlier than VDDIO voltage.
At worst case, the both VDD core and VDDIO voltages should come up at the same time.
April 2005
KS8721B/BT
sr
cs
ch
rc
Parameter
Stable Supply Voltages to Reset High
Configuration Set-Up Time
Configuration Hold Time
Reset to Strap-In Pin Output
Figure 11. Recommended Circuit for Interfacing with CPU/FPGA Reset
Output Pin
Strap-In
Voltage
RST_N
Strap-In /
Supply
Value
KS8721B/BT
Figure 10. Recommended Reset Circuit.
Table 7. Reset Timing Parameters
RST
KS8721B/BT
Figure 9. Reset Timing
D1
D1: 1N4148
RST
10µF
VCC
tsr
C
29
D1
R
10k
tcs
D2
10µF
VCC
tch
D1, D2: 1N4148
C
trc
R
10k
RST_OUT_n
CPU/FPGA
Min
10
50
50
50
Typ
Max
M9999-041405
Micrel, Inc.
Units
ms
ns
ns
µs

Related parts for KS8721B-EVAL