HW-SPAR3E-SK-US-G Xilinx Inc, HW-SPAR3E-SK-US-G Datasheet - Page 113
HW-SPAR3E-SK-US-G
Manufacturer Part Number
HW-SPAR3E-SK-US-G
Description
KIT STARTER SPARTAN-3E
Manufacturer
Xilinx Inc
Specifications of HW-SPAR3E-SK-US-G
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
122-1507
- XC3S100E-4VQG100C PDF datasheet
- HW-USB-G_PRODUCT_CHANGE PDF datasheet #2
- HW-SPAR3E-SK-US-G PDF datasheet #3
- Current page: 113 of 233
- Download datasheet (6Mb)
Production Stepping
The Spartan-3E FPGA family uses production stepping to
indicate improved capabilities or enhanced features.
Stepping 1 is, by definition, a functional superset of Step-
ping 0. Furthermore, configuration bitstreams generated for
Stepping 0 are compatible with Stepping 1.
Designs operating on the Stepping 0 devices perform simi-
larly on a Stepping 1 device.
Table 71: Differences between Spartan-3E Production Stepping Levels
Ordering a Later Stepping
-5C and -4I devices, and -4C devices (with date codes 0901
(2009) and later) always support the Stepping 1 feature set
independent of the stepping code. Optionally, to order only
Stepping 1 for the -4C devices, append an “S1” suffix to the
standard ordering code, where ‘1’ is the stepping number,
as indicated in
DS312-2 (v3.8) August 26, 2009
Product Specification
Notes:
1.
2.
Production status
Speed grade and operating conditions
JTAG ID code
DCM DLL maximum input frequency
DCM DFS output frequency range(s)
Supports multi-FPGA daisy-chain configurations
from SPI Flash
JTAG configuration supported when FPGA in
BPI mode with a valid image in the attached
parallel NOR Flash PROM
JTAG EXTEST, INTEST, SAMPLE support
Power sequencing when using HSWAP Pull-Up
PCI compliance
Workarounds exist. See
JTAG BYPASS and JTAG configuration are supported
R
Table
72.
Stepping 0 Limitations when Reprogramming via JTAG if FPGA Set for BPI
Yes: XC3S100E, XC3S250E, XC3S500E
www.xilinx.com
No
Requires V
Split ranges at 5 – 90 MHz and
Production from 2005 to 2007
(single range 5 – 307 MHz for
(200 MHz for XC3S1200E)
(2)
: XC3S1200E, XC3S1600E
No, single FPGA only
Differences Between Steppings
Table 71
ences between Stepping 0 devices and Stepping 1 devices.
Table 72: Spartan-3E Optional Stepping Ordering
220 – 307 MHz
Stepping
Number
XC3S1200E)
Stepping 0
CCINT
Different revision fields. See
-4C only
90 MHz
0
1
No
No
(1)
summarizes the feature and performance differ-
before V
Suffix Code
None
CCAUX
S1
Configuration.
240 MHz (–4 speed grade)
275 MHz (–5 speed grade)
Table
Functional Description
Production starting
Continuous range:
5 – 311 MHz (–4)
5 – 333 MHz (–5)
Any sequence
Production
Production
-4C, -4I, -5C
67.
March 2006
Stepping 1
All Devices
Status
Yes
Yes
Yes
Yes
113
Related parts for HW-SPAR3E-SK-US-G
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
KIT STARTER SPARTAN-3E
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
KIT STARTER SPARTAN-3E
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
KIT DEV SPARTAN3E DISPLAY
Manufacturer:
Xilinx Inc
Part Number:
Description:
KIT DEV SPARTAN3E DISPLAY
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC CPLD .8K 36MCELL 44-VQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC CPLD 72MCRCELL 10NS 44VQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC CPLD 1.6K 72MCELL 64-VQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC CR-II CPLD 64MCELL 44-VQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC CPLD 1.6K 72MCELL 100-TQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC CR-II CPLD 64MCELL 56-BGA
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC CPLD 72MCRCELL 7.5NS 44VQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC CR-II CPLD 64MCELL 100-VQFP
Manufacturer:
Xilinx Inc
Datasheet: