PIC16C74-04I/P Microchip Technology, PIC16C74-04I/P Datasheet - Page 28

MICRO CTRL 4K 4MHZ OTP 40DIP

PIC16C74-04I/P

Manufacturer Part Number
PIC16C74-04I/P
Description
MICRO CTRL 4K 4MHZ OTP 40DIP
Manufacturer
Microchip Technology
Series
PIC® 16Cr
Datasheet

Specifications of PIC16C74-04I/P

Core Processor
PIC
Core Size
8-Bit
Speed
4MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
33
Program Memory Size
7KB (4K x 14)
Program Memory Type
OTP
Ram Size
192 x 8
Voltage - Supply (vcc/vdd)
4 V ~ 6 V
Data Converters
A/D 8x8b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
40-DIP (0.600", 15.24mm)
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
PIC16C7X
TABLE 4-3:
DS30390E-page 28
Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented read as '0'.
Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose con-
80h
81h
82h
83h
84h
85h
86h
87h
88h
89h
8Ah
8Bh
8Ch
8Dh
8Eh
8Fh
90h
91h
92h
93h
94h
95h
96h
97h
98h
99h
9Ah
9Bh
9Ch
9Dh
9Eh
9Fh
Address
Bank 1
(4)
(4)
(4)
(4)
(5)
(5)
(1,4)
(4)
2: Other (non power-up) resets include external reset through MCLR and Watchdog Timer Reset.
3: Bits PSPIE and PSPIF are reserved on the PIC16C76, always maintain these bits clear.
4: These registers can be addressed from any bank.
5: PORTD and PORTE are not physically implemented on the PIC16C76, read as ‘0’.
Shaded locations are unimplemented, read as ‘0’.
tents are transferred to the upper byte of the program counter.
Name
INDF
OPTION
PCL
STATUS
FSR
TRISA
TRISB
TRISC
TRISD
TRISE
PCLATH
INTCON
PIE1
PIE2
PCON
PR2
SSPADD
SSPSTAT
TXSTA
SPBRG
ADCON1
PIC16C76/77 SPECIAL FUNCTION REGISTER SUMMARY (Cont.’d)
Addressing this location uses contents of FSR to address data memory (not a physical register)
Program Counter's (PC) Least Significant Byte
Indirect data memory address pointer
PORTB Data Direction Register
PORTC Data Direction Register
PORTD Data Direction Register
Unimplemented
Unimplemented
Unimplemented
Timer2 Period Register
Synchronous Serial Port (I
Unimplemented
Unimplemented
Unimplemented
Unimplemented
Unimplemented
Unimplemented
Unimplemented
Unimplemented
Baud Rate Generator Register
PSPIE
RBPU
CSRC
Bit 7
SMP
IRP
GIE
IBF
(3)
INTEDG
ADIE
PEIE
Bit 6
OBF
CKE
RP1
TX9
PORTA Data Direction Register
2
C mode) Address Register
TXEN
T0CS
IBOV
RCIE
Bit 5
T0IE
RP0
D/A
Write Buffer for the upper 5 bits of the Program Counter
PSPMODE
SYNC
T0SE
INTE
TXIE
Bit 4
TO
P
SSPIE
RBIE
Bit 3
PSA
PD
S
PORTE Data Direction Bits
CCP1IE
PCFG2
BRGH
Bit 2
T0IF
PS2
R/W
Z
TMR2IE
PCFG1
TRMT
INTF
POR
Bit 1
PS1
DC
UA
1997 Microchip Technology Inc.
TMR1IE
CCP2IE
PCFG0
TX9D
RBIF
BOR
Bit 0
PS0
BF
C
0000 0000 0000 0000
1111 1111 1111 1111
0000 0000 0000 0000
0001 1xxx 000q quuu
xxxx xxxx uuuu uuuu
--11 1111 --11 1111
1111 1111 1111 1111
1111 1111 1111 1111
1111 1111 1111 1111
0000 -111 0000 -111
---0 0000 ---0 0000
0000 000x 0000 000u
0000 0000 0000 0000
---- ---0 ---- ---0
---- --qq ---- --uu
1111 1111 1111 1111
0000 0000 0000 0000
0000 0000 0000 0000
0000 -010 0000 -010
0000 0000 0000 0000
---- -000
Value on:
POR,
BOR
other resets
Value on all
---- -000
(2)

Related parts for PIC16C74-04I/P