DS90UR908QSQE/NOPB National Semiconductor, DS90UR908QSQE/NOPB Datasheet - Page 14

no-image

DS90UR908QSQE/NOPB

Manufacturer Part Number
DS90UR908QSQE/NOPB
Description
IC DESERIALIZER 65MHZ 48LLP
Manufacturer
National Semiconductor
Datasheet

Specifications of DS90UR908QSQE/NOPB

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
DS90UR908QSQE/NOPBTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS90UR908QSQE/NOPB
Manufacturer:
NSC
Quantity:
1 733
Part Number:
DS90UR908QSQE/NOPB
Manufacturer:
NSC
Quantity:
8 000
www.national.com
Functional Description
The DS90UR908Q receives 27-bits of data (24-high speed
bits and 3 low speed bits) over a single serial FPD-Link II pair
operating at 140Mbps to 1.82Gbps. The serial stream con-
tains an embedded clock, video control signals and the DC-
balance information which enhances signal quality and
supports AC coupling. The receiver converts the serial stream
into a 5-channel (4 data and 1 clock) FPD-Link LVDS Inter-
face. The device is intended to be used with the
DS90UR907Q or the DS90UR905Q FPD-Link II serializers,
but is backward compatible with previous generation of FPD-
Link II as well.
The device converts a single input serial data stream to a
FPD-Link output bus, and also provides a signal check for the
chipset Built In Self Test (BIST) mode. The device can be
configured via external pins or through the optional serial
control bus. It features enhance signal quality on the link by
supporting the FPD-Link II data coding that provides random-
ization, scrambling, and DC balancing of the data. It also
includes multiple features to reduce EMI associated with dis-
play data transmission. This includes the randomization and
scrambling of the data, FPD-Link LVDS Output interface, and
also the output spread spectrum clock generation (SSCG)
support. The power saving features include a power down
mode, and optional LVCMOS (1.8 V) interface compatibility.
The DS90UR908Q can lock to a data stream without the use
of a separate reference clock source, which greatly simplifies
The device supports clocks in the range of 5 MHz to 65 MHz.
With every clock cycle 24 bits of payload are received along
with the four overhead bits. Thus, the line rate is 1.82 Gbps
maximum (140 Mbps minimum) with an effective data rate of
1.56 Gbps maximum. The link is extremely efficient at 86%
(24/28).
OPERATING MODES AND BACKWARD COMPATIBILITY
(CONFIG[1:0])
The DS90UR908Q is backward compatible with previous
generations of FPD-Link II serializers. Configuration modes
are provided for backwards compatibility with the DS90C241
FPD-Link II Generation 1, and also the DS90UR241 or
DS99R421 FPD-Link II Generation 2 serializer by setting the
respective mode with the CONFIG[1:0] pins as shown in . The
selection also determine whether the Video Control Signal fil-
ter feature is enabled or disabled in Normal mode. This fea-
ture may be controlled by pin or by Register.
FIGURE 12. FPD-Link II Serial Stream
14
system complexity and overall cost. It also synchronizes to
the serializer regardless of the data pattern, delivering true
automatic “plug and lock” performance. It can lock to the in-
coming serial stream without the need of special training
patterns or sync characters. The DS90UR908Q recovers the
clock and data by extracting the embedded clock information,
validating and then deserializing the incoming data stream.
The DS90UR907Q / DS90UR908Q chipset supports 24-bit
color depth, HS, VS and DE video control signals and up to
three over-sampled low-speed (general purpose) data bits.
DATA TRANSFER
The DS90UR908Q will receive a pixel of data in the following
format: C1 and C0 represent the embedded clock in the serial
stream. C1 is always HIGH and C0 is always LOW. b[23:0]
contain the scrambled data. DCB is the DC-Balanced control
bit. DCB is used to minimize the short and long-term DC bias
on the signal lines. This bit determines if the data is unmodi-
fied or inverted. DCA is used to validate data integrity in the
embedded data stream. Both DCA and DCB coding schemes
are generated by the Ser and decoded by the Des automati-
cally.
Note: The figure only illustrates the bits but does not actually
represent the bit location as the bits are scrambled and bal-
anced continuously.
VIDEO CONTROL SIGNAL FILTER
When operating the devices in Normal Mode, the Video Con-
trol Signals (DE, HS, VS) have the following restrictions:
CON
FIG1
Normal Mode with Control Signal Filter Enabled:
DE and HS — Only 2 transitions per 130 clock cycles are
transmitted, the transition pulse must be 3 PCLK or longer.
Normal Mode with Control Signal Filter Disabled:
DE and HS — Only 2 transitions per 130 clock cycles are
transmitted, no restriction on minimum transition pulse.
VS — Only 1 transition per 130 clock cycles are
transmitted, minimum pulse width is 130 clock cycles.
H
H
L
L
Figure 12
TABLE 1. DS90UR908Q Configuration Modes
CON
FIG0
H
H
L
L
illustrates the serial stream per PCLK cycle.
Mode
Normal Mode, Control
Signal Filter disabled
Normal Mode, Control
Signal Filter enabled
Backwards Compatible
GEN2
Backwards Compatible
GEN1
30105137
Des Device
DS90UR907Q,
DS90UR905Q
DS90UR907Q,
DS90UR905Q
DS90UR241
DS99R421
DS90C241

Related parts for DS90UR908QSQE/NOPB