M4A5-128/64-10YC LATTICE SEMICONDUCTOR, M4A5-128/64-10YC Datasheet - Page 20

IC, MACH4 ISP EEPLD, PQFP100, 5.25V

M4A5-128/64-10YC

Manufacturer Part Number
M4A5-128/64-10YC
Description
IC, MACH4 ISP EEPLD, PQFP100, 5.25V
Manufacturer
LATTICE SEMICONDUCTOR
Series
IspMACH 4Ar
Datasheet

Specifications of M4A5-128/64-10YC

No. Of Macrocells
128
No. Of I/o's
64
Propagation Delay
10ns
Frequency
100MHz
Supply Voltage Range
4.75V To 5.25V
Operating Temperature Range
0°C To +70°C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M4A5-128/64-10YC
Manufacturer:
Lattice
Quantity:
66
Part Number:
M4A5-128/64-10YC
Manufacturer:
LATTICE
Quantity:
1 831
Part Number:
M4A5-128/64-10YC
Manufacturer:
LATTICE
Quantity:
2 825
Part Number:
M4A5-128/64-10YC
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
M4A5-128/64-10YC
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
M4A5-128/64-10YC-12YI
Manufacturer:
LATTICE
Quantity:
4
I/O Cell
The I/O cell (Figures 10 and 11) simply consists of a programmable output enable, a feedback
path, and flip-flop (except MACH 4 and MACH 4A devices with 1:1 macrocell-I/O cell ratio.) An
individual output enable product term is provided for each I/O cell. The feedback signal drives
the input switch matrix.
The I/O cell (Figure 10) contains a flip-flop, which provides the capability for storing the input
in a D-type register or latch. The clock can be any of the PAL block clocks. Both the direct and
registered versions of the input are sent to the input switch matrix. This allows for such functions
as “time-domain-multiplexed” data comparison, where the first data value is stored, and then the
second data value is put on the I/O pin and compared with the previous stored value.
Note that the flip-flop used in the MACH 4 I/O cell is independent of the flip-flops in the
macrocells. It powers up to a logic low.
Zero-Hold-Time Input Register
The MACH 4 devices have a zero-hold-time (ZHT) fuse which controls the time delay associated
with loading data into all I/O cell registers and latches. When programmed, the ZHT fuse
increases the data path setup delays to input storage elements, matching equivalent delays in
the clock path. When the fuse is erased, the setup time to the input storage element is minimized.
This feature facilitates doing worst-case designs for which data is loaded from sources which
have low (or zero) minimum output propagation delays from clock edges.
Input Switch Matrix
The input switch matrix (Figures 12 and 13) optimizes routing of inputs to the central switch
matrix. Without the input switch matrix, each input and feedback signal has only one way to
enter the central switch matrix. The input switch matrix provides additional ways for these
signals to enter the central switch matrix.
20
Figure 10. I/O Cell for MACH 4 and MACH 4A Devices
Output Enable
Switch Matrix
Product Term
From Output
Individual
with 2:1 Macrocell-I/O Cell Ratio
Switch
Matrix
Input
To
Q
D/L
Block CLK0
Block CLK1
Block CLK2
Block CLK3
Power-up reset
17466G-017
MACH 4 Family
Figure 11. I/O Cell for MACH 4 and MACH 4A Devices
Output Enable
Switch Matrix
Product Term
From Output
Individual
with 1:1 Macrocell-I/O Cell Ratio
Switch
Matrix
Input
To
17466G-018

Related parts for M4A5-128/64-10YC