PIC24FJ64GB004-I/ML Microchip Technology, PIC24FJ64GB004-I/ML Datasheet - Page 221

IC, 16BIT MCU, PIC24F, 32MHZ, QFN-44

PIC24FJ64GB004-I/ML

Manufacturer Part Number
PIC24FJ64GB004-I/ML
Description
IC, 16BIT MCU, PIC24F, 32MHZ, QFN-44
Manufacturer
Microchip Technology
Series
PIC® XLP™ 24Fr

Specifications of PIC24FJ64GB004-I/ML

Controller Family/series
PIC24
Ram Memory Size
8KB
Cpu Speed
32MHz
No. Of Timers
5
Interface
I2C, LIN, SPI, UART, USB
No. Of Pwm Channels
5
Core Size
16 Bit
Program Memory Size
64 KB
Core Processor
PIC
Speed
32MHz
Connectivity
I²C, IrDA, SPI, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
33
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2 V ~ 3.6 V
Data Converters
A/D 13x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-QFN
Embedded Interface Type
I2C, LIN, SPI, UART, USB
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
876-1004 - PIC24 BREAKOUT BOARD
Eeprom Size
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC24FJ64GB004-I/ML
Manufacturer:
MICROCHIP
Quantity:
1 200
REGISTER 18-12: U1CNFG1: USB CONFIGURATION REGISTER 1 (CONTINUED)
REGISTER 18-13: U1CNFG2: USB CONFIGURATION REGISTER 2
 2010 Microchip Technology Inc.
bit 1-0
Note 1:
bit 15
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 15-6
bit 5
bit 4
bit 3
bit 2
bit 1
bit 0
Note 1:
U-0
U-0
This bit is only active when the UTRDIS bit (U1CNFG2<0>) is set.
Never change these bits while the USBPWR bit is set (U1PWRC<0> = 1).
PPB<1:0>: Ping-Pong Buffers Configuration bit
11 = EVEN/ODD ping-pong buffers are enabled for Endpoints 1 to 15
10 = EVEN/ODD ping-pong buffers are enabled for all endpoints
01 = EVEN/ODD ping-pong buffers are enabled for OUT Endpoint 0
00 = EVEN/ODD ping-pong are buffers are disabled
Unimplemented: Read as ‘0’
UVCMPSEL: External Comparator Input Mode Select bit (see Table 18-3)
When UVCMPDIS is set:
1 = Use 3 pin input for external comparators
0 = Use 2 pin input for external comparators
PUVBUS: V
1 = Pull-up on V
0 = Pull-up on V
EXTI2CEN: I
1 = External module(s) is controlled via I
0 = External module(s) is controlled via dedicated pins
UVBUSDIS: On-Chip 5V Boost Regulator Builder Disable bit
1 = On-chip boost regulator builder is disabled; digital output control interface is enabled
0 = On-chip boost regulator builder is active
UVCMPDIS: On-Chip V
1 = On-chip charge V
0 = On-chip charge V
UTRDIS: On-Chip Transceiver Disable bit
1 = On-chip transceiver is disabled; digital transceiver interface is enabled
0 = On-chip transceiver is active
U-0
U-0
BUS
2
C™ Interface For External Module Control Enable bit
W = Writable bit
‘1’ = Bit is set
UVCMPSEL
Pull-up Enable bit
BUS
BUS
R/W-0
U-0
pin is enabled
pin is disabled
BUS
BUS
BUS
comparator is disabled; digital input status interface is enabled
comparator is active
Comparator Disable bit
PUVBUS
R/W-0
U-0
PIC24FJ64GB004 FAMILY
2
(1)
C interface
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
EXTI2CEN
R/W-0
U-0
(1)
UVBUSDIS
(1)
R/W-0
U-0
(1)
UVCMPDIS
x = Bit is unknown
R/W-0
U-0
DS39940D-page 221
(1)
UTRDIS
R/W-0
U-0
bit 8
bit 0
(1)

Related parts for PIC24FJ64GB004-I/ML