ST7263-EMU2 STMicroelectronics, ST7263-EMU2 Datasheet - Page 78

no-image

ST7263-EMU2

Manufacturer Part Number
ST7263-EMU2
Description
MCU, MPU & DSP Development Tools ST7 Emulator Board
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST7263-EMU2

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
ST7263
I²C BUS INTERFACE (Cont’d)
5.7.5 Low Power Modes
5.7.6 Interrupts
Figure 41. Event Flags and Interrupt Generation
The I²C interrupt events are connected to the
same interrupt vector (see Interrupts chapter).
78/109
Mode
WAIT
HALT
End of Byte Transfer Event
Address Matched Event (Slave mode)
Start Bit Generation Event (Master mode)
Acknowledge Failure Event
Stop Detection Event (Slave mode)
Arbitration Lost Event (Multimaster configuration)
Bus Error Event
*
EVF can also be set by EV6 or an error from the SR2 register.
STOPF
In Halt mode, the I²C interface is inactive and does not acknowledge data on the bus. The I²C
interface resumes operation when the MCU is woken up by an interrupt with “exit from Halt
mode” capability.
Description
No effect on I²C interface.
I²C interrupts exit from Wait mode.
I²C registers are frozen.
BERR
ARLO
ADSL
*
BTF
SB
AF
Interrupt Event
ITE
They generate an interrupt if the corresponding
Enable Control Bit is set and the I-bit in the CC
register is reset (RIM instruction).
ADSEL
STOPF
Event
BERR
ARLO
Flag
BTF
SB
AF
Control
Enable
Bit
ITE
INTERRUPT
EVF
from
Wait
Exit
Yes
Yes
Yes
Yes
Yes
Yes
Yes
from
Exit
Halt
No
No
No
No
No
No
No

Related parts for ST7263-EMU2