AD5323ARUZ Analog Devices Inc, AD5323ARUZ Datasheet - Page 9

no-image

AD5323ARUZ

Manufacturer Part Number
AD5323ARUZ
Description
IC,D/A CONVERTER,DUAL,12-BIT,CMOS,TSSOP,16PIN
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD5323ARUZ

Settling Time
8µs
Number Of Bits
12
Data Interface
Serial
Number Of Converters
2
Voltage Supply Source
Single Supply
Power Dissipation (max)
2.5mW
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP
Number Of Channels
2
Resolution
12b
Conversion Rate
125KSPS
Interface Type
SER 3W SPI QSPI UW
Single Supply Voltage (typ)
3.3/5V
Dual Supply Voltage (typ)
Not RequiredV
Architecture
Resistor-String
Power Supply Requirement
Single
Output Type
Voltage
Single Supply Voltage (min)
2.5V
Single Supply Voltage (max)
5.5V
Dual Supply Voltage (min)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Operating Temp Range
-40C to 105C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
16
Package Type
TSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
Table 5. Pin Function Descriptions
Pin No.
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
Mnemonic
CLR
LDAC
V
V
V
V
BUF A
BUF B
DCEN
PD
V
SYNC
SCLK
DIN
GND
SDO
DD
REF
REF
OUT
OUT
B
A
A
B
Description
Active Low Control Input. Loads all zeros to both input and DAC registers.
Active Low Control Input. Transfers the contents of the input registers to their respective DAC registers. Pulsing
this pin low allows either or both DAC registers to be updated if the input registers have new data. This allows
the simultaneous update of both DAC outputs.
Power Supply Input. These parts can be operated from 2.5 V to 5.5 V, and the supply should be decoupled to GND.
Reference Input Pin for DAC B. It may be configured as a buffered or an unbuffered input, depending on the state
of the BUF B pin. It has an input range from 0 V to V
Reference Input Pin for DAC A. It may be configured as a buffered or an unbuffered input depending on the state
of the BUF A pin. It has an input range from 0 to V
Buffered Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation.
Control Pin. Controls whether the reference input for DAC A is unbuffered or buffered. If this pin is tied low, the
reference input is unbuffered. If it is tied high, the reference input is buffered.
Control Pin. Controls whether the reference input for DAC B is unbuffered or buffered. If this pin is tied low, the
reference input is unbuffered. If it is tied high, the reference input is buffered.
This pin is used to enable the daisy-chaining option. This should be tied high if the part is being used in a daisy
chain. The pin should be tied low if it is being used in standalone mode.
Active Low Control Input. Acts as a hardware power-down option. This pin overrides any software power-down
option. Both DACs go into power-down mode when this pin is tied low. The DAC outputs go into a high
impedance state and the current consumption of the part drops to 200 nA @ 5 V (50 nA @ 3 V).
Buffered Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation.
Active Low Control Input. This is the frame synchronization signal for the input data. When SYNC goes low, it
powers on the SCLK and DIN buffers and enables the input shift register. Data is transferred in on the falling
edges of the following 16 clocks. If SYNC is taken high before the 16th falling edge, the rising edge of SYNC acts
as an interrupt and the write sequence is ignored by the device.
Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data
can be transferred at rates up to 30 MHz. The SCLK input buffer is powered down after each write cycle.
Serial Data Input. This device has a 16-bit shift register. Data is clocked into the register on the falling edge of the
serial clock input. The DIN input buffer is powered down after each write cycle.
Ground Reference Point for All Circuitry on the Part.
Serial Data Output. Can be used for daisy-chaining a number of these devices together or for reading back the
data in the shift register for diagnostic purposes. The serial data output is valid on the falling edge of the clock.
V
V
V
BUF B
BUF A
LDAC
OUT
REF
REF
CLR
V
DD
B
A
A
Figure 6. Pin Configuration
1
3
4
5
6
8
2
7
Rev. B | Page 9 of 28
(Not to Scale)
AD5303/
AD5313/
AD5323
TOP VIEW
16
15
14
13
12
11
10
9
DD
DD
SDO
GND
DIN
SCLK
SYNC
V
PD
DCEN
in unbuffered mode and from 1 V to V
OUT
in unbuffered mode and from 1 V to V
B
AD5303/AD5313/AD5323
DD
DD
in buffered mode.
in buffered mode.

Related parts for AD5323ARUZ