EP20K1000EFC672-2X Altera, EP20K1000EFC672-2X Datasheet - Page 42

APEX 20KE

EP20K1000EFC672-2X

Manufacturer Part Number
EP20K1000EFC672-2X
Description
APEX 20KE
Manufacturer
Altera
Datasheet

Specifications of EP20K1000EFC672-2X

Family Name
APEX 20K
Number Of Usable Gates
1000000
Number Of Logic Blocks/elements
38400
# Registers
160
# I/os (max)
508
Frequency (max)
350MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.8V
Logic Cells
38400
Ram Bits
327680
Device System Gates
1772000
Operating Supply Voltage (min)
1.71V
Operating Supply Voltage (max)
1.89V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
672
Package Type
FC-FBGA
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K1000EFC672-2X
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP20K1000EFC672-2X
Manufacturer:
ALTERA
0
APEX 20K Programmable Logic Device Family Data Sheet
42
Each IOE drives a row, column, MegaLAB, or local interconnect when
used as an input or bidirectional pin. A row IOE can drive a local,
MegaLAB, row, and column interconnect; a column IOE can drive the
column interconnect.
interconnect.
Figure 27. Row IOE Connection to the Interconnect
Any LE can drive a
pin through the row,
column, and MegaLAB
interconnect.
Row Interconnect
LAB
An LE can drive a pin through the
local interconnect for faster
clock-to-output times.
Figure 27
shows how a row IOE connects to the
MegaLAB Interconnect
IOE
IOE
Each IOE can drive local,
MegaLAB, row, and column
interconnect. Each IOE data
and OE signal is driven by
the local interconnect.
Altera Corporation

Related parts for EP20K1000EFC672-2X