ISP1506ABS,557 NXP Semiconductors, ISP1506ABS,557 Datasheet - Page 8

no-image

ISP1506ABS,557

Manufacturer Part Number
ISP1506ABS,557
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1506ABS,557

Number Of Transceivers
1
Esd Protection
YeskV
Power Supply Requirement
Single
Operating Supply Voltage (typ)
3.3V
Operating Temperature Classification
Industrial
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Lead Free Status / RoHS Status
Compliant
NXP Semiconductors
7. Functional description
ISP1506A_ISP1506B_2
Product data sheet
7.1 ULPI interface controller
7.2 USB data serializer and deserializer
7.3 Hi-Speed USB (USB 2.0) ATX
The ISP1506 provides an 8-pin interface that is compliant with
Interface (ULPI) Specification Rev.
The ULPI interface controller provides the following functions:
For more information on the ULPI protocol, see
The USB data serializer prepares data to transmit on the USB bus. To transmit data, the
USB link sends a transmit command and data on the ULPI bus. The serializer performs
parallel-to-serial conversion, bit stuffing and NRZI encoding. For packets with a PID, the
serializer adds a SYNC pattern to the start of the packet, and an EOP pattern to the end
of the packet. When the serializer is busy and cannot accept any more data, the ULPI
interface controller deasserts NXT.
The USB data deserializer decodes data received from the USB bus. When data is
received, the deserializer strips the SYNC and EOP patterns, and then performs
serial-to-parallel conversion, NRZI decoding and discarding of stuff bits on the data
payload. The ULPI interface controller sends data to the USB link by asserting DIR, and
then asserting NXT whenever a byte is ready. The deserializer also detects various
receive errors, including bit stuff errors, elasticity buffer underrun or overrun, and
byte-alignment errors.
The Hi-Speed USB ATX block is an analog front-end containing the circuitry needed to
transmit, receive and terminate the USB bus in high-speed, full-speed and low-speed, for
USB peripheral, host and OTG implementations. The following circuitry is included:
ULPI compliant and register set
Allows full control over the USB peripheral, host and OTG functionality
Parses the USB transmit and receive data
Prioritizes the USB receive data, USB transmit data, interrupts and register operations
Control of the V
V
Low-power mode
3-pin serial mode
Generates RXCMDs (status updates)
Maskable interrupts
Control over the ULPI bus state; can attach weak pull-down resistors to DATA[3:0]
Differential drivers to transmit data at high-speed, full-speed and low-speed
Differential and single-ended receivers to receive data at high-speed, full-speed and
low-speed
BUS
monitoring, charging and discharging
BUS
Rev. 02 — 28 August 2008
charge pump or external source
1.1”. This interface must be connected to the USB link.
ISP1506A; ISP1506B
Section
9.
ULPI HS USB OTG transceiver
Ref. 3 “UTMI+ Low Pin
© NXP B.V. 2008. All rights reserved.
7 of 79

Related parts for ISP1506ABS,557