MT47H128M16RT-25E:C Micron Technology Inc, MT47H128M16RT-25E:C Datasheet - Page 12

no-image

MT47H128M16RT-25E:C

Manufacturer Part Number
MT47H128M16RT-25E:C
Description
DRAM Chip DDR2 SDRAM 2G-Bit 128Mx16 1.8V 84-Pin FBGA Tray
Manufacturer
Micron Technology Inc
Type
DDR2 SDRAMr
Series
-r
Datasheet

Specifications of MT47H128M16RT-25E:C

Package
84FBGA
Density
2 Gb
Address Bus Width
17 Bit
Operating Supply Voltage
1.8 V
Maximum Clock Rate
800 MHz
Maximum Random Access Time
0.4 ns
Operating Temperature
0 to 70 °C
Format - Memory
RAM
Memory Type
DDR2 SDRAM
Memory Size
2G (128M x 16)
Speed
2.5ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Package / Case
84-TFBGA
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT47H128M16RT-25E:C
Manufacturer:
TI
Quantity:
3 000
Part Number:
MT47H128M16RT-25E:C
Manufacturer:
MICRON44
Quantity:
50
Part Number:
MT47H128M16RT-25E:C
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT47H128M16RT-25E:C
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
MT47H128M16RT-25E:C
0
Company:
Part Number:
MT47H128M16RT-25E:C
Quantity:
3 500
Part Number:
MT47H128M16RT-25E:C TR
Manufacturer:
MICRON
Quantity:
1 000
Functional Block Diagrams
Figure 3: Functional Block Diagram – 512 Meg x 4
PDF: 09005aef824f87b6
2gbddr2.pdf – Rev. E 06/10 EN
BA0–BA2
A0–A14,
RAS#
CAS#
ODT
WE#
CKE
CK#
CS#
CK
18
Address
register
registers
Mode
Control
logic
18
counter
Refresh
15
The DDR2 SDRAM is a high-speed CMOS, dynamic random access memory. It is inter-
nally configured as a multibank DRAM.
11
3
15
address
2
Row-
MUX
control
15
Bank
logic
Column-
counter/
address
latch
decoder
address
Bank 0
latch
row-
and
Bank 1
Bank 2
Bank 3
9
2
Bank 4
32,768
Bank 5
Bank 6
Bank 7
DM mask logic
(32,768 x 512 x 16)
I/O gating
Sense amplifiers
Memory array
Column
decoder
8,192
(x16)
512
Bank 0
Bank 1
Bank 2
Bank 3
Bank 4
Bank 5
Bank 6
12
Bank 7
COL0, COL1
CK, CK#
16
16
16
Micron Technology, Inc. reserves the right to change products or specifications without notice.
Read
latch
CK out
drivers
Write
CK in
FIFO
and
4
4
4
4
Mask
Data
COL0, COL1
4
16
MUX
2Gb: x4, x8, x16 DDR2 SDRAM
generator
1
1
1
4
4
4
4
1
DQS
registers
Input
DATA
Functional Block Diagrams
4
DQS, DQS#
1
1
1
4
4
4
4
1
2
CK, CK#
4
1
DRVRS
2
DLL
RCVRS
© 2006 Micron Technology, Inc. All rights reserved.
sw1 sw2
sw1 sw2
sw1 sw2
sw1 sw2
R1
R1
R1
R1
R1
R1
ODT control
R2
R2
R2
R2
R2
R2
V
ss
Q
sw3
sw3
sw3
sw3
R3
R3
R3
R3
R3
R3
V
dd
Q
DQ0–DQ3
DQS, DQS#
DM

Related parts for MT47H128M16RT-25E:C