X9418WV24Z-2.7 Intersil, X9418WV24Z-2.7 Datasheet - Page 3

no-image

X9418WV24Z-2.7

Manufacturer Part Number
X9418WV24Z-2.7
Description
IC XDCP DUAL 64TAP 10K 24-TSSOP
Manufacturer
Intersil
Series
XDCP™r
Datasheet

Specifications of X9418WV24Z-2.7

Taps
64
Resistance (ohms)
10K
Number Of Circuits
2
Temperature Coefficient
300 ppm/°C Typical
Memory Type
Non-Volatile
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
24-TSSOP
Resistance In Ohms
10K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X9418WV24Z-2.7
Manufacturer:
Intersil
Quantity:
31
PIN CONFIGURATION
PIN NAMES
SCL
SDA
A0 - A3
V
V
V
V
WP
V+,V-
V
V
NC
H0
L0
W0
W1
CC
SS
/R
/R
/R
/R
Symbol
L0
H0
W0
W1
- V
R
R
R
- V
R
R
R
-
R
W0
R
W1
R
W1
H0
H1
H1
L1
L0
L1
H1
L1
/V
/V
/V
/V
SDA
/V
/V
SDA
V
/V
/V
/V
SCL
V
/R
V
WP
/R
NC
NC
NC
CC
W0
W1
W1
A2
A1
H0
H1
A1
SS
H1
L0
L1
SS
A3
L1
V-
L1
H1
,
10
11
12
10
11
12
1
2
3
4
5
6
7
8
9
1
2
3
4
5
6
7
8
9
DIP/SOIC
Serial Clock
Serial Data
Device Address
Potentiometer Pins
(terminal equivalent)
Potentiometer Pins
(wiper equivalent)
Hardware Write Protection
Analog Supplies
System Supply Voltage
System Ground
No Connection
TSSOP
X9418
X9418
3
14
13
13
24
23
22
21
20
19
18
17
16
24
23
22
21
20
19
18
17
16
15
14
5
Description
V+
NC
NC
NC
A0
NC
A3
SCL
NC
NC
NC
V-
WP
A2
V
V
V
V
NC
NC
NC
V+
A0
NC
W0
H0
L0
CC
/R
/R
/R
L0
H0
W0
X9418
PRINCIPLES OF OPERATION
The X9418 is a highly integrated microcircuit
incorporating two resistor arrays and their associated
registers and counters and the serial interface logic
providing direct communication between the host and
the XDCP potentiometers.
Serial Interface
The X9418 supports a bidirectional bus oriented
protocol. The protocol defines any device that sends
data onto the bus as a transmitter and the receiving
device as the receiver. The device controlling the
transfer is a master and the device being controlled is
the slave. The master will always initiate data transfers
and provide the clock for both transmit and receive
operations. Therefore, the X9418 will be considered a
slave device in all applications.
Clock and Data Conventions
Data states on the SDA line can change only during
SCL LOW periods (t
SCL HIGH are reserved for indicating start and stop
conditions.
Start Condition
All commands to the X9418 are preceded by the start
condition, which is a HIGH to LOW transition of SDA
while SCL is HIGH (t
monitors the SDA and SCL lines for the start condition
and will not respond to any command until this
condition is met.
Stop Condition
All communications must be terminated by a stop
condition, which is a LOW to HIGH transition of SDA
while SCL is HIGH.
Acknowledge
Acknowledge is a software convention used to provide
a positive handshake between the master and slave
devices on the bus to indicate the successful receipt of
data. The transmitting device, either the master or the
slave, will release the SDA bus after transmitting eight
bits. The master generates a ninth clock cycle and
during this period the receiver pulls the SDA line LOW
to acknowledge that it successfully received the eight
bits of data.
LOW
HIGH
). SDA state changes during
). The X9418 continuously
October 12, 2006
FN8194.3

Related parts for X9418WV24Z-2.7