XC4VFX100-10FFG1517C Xilinx Inc, XC4VFX100-10FFG1517C Datasheet - Page 342

no-image

XC4VFX100-10FFG1517C

Manufacturer Part Number
XC4VFX100-10FFG1517C
Description
IC FPGA VIRTEX-4FX 100K 1517FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX100-10FFG1517C

Number Of Logic Elements/cells
94896
Number Of Labs/clbs
10544
Total Ram Bits
6930432
Number Of I /o
768
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1517-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX100-10FFG1517C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX100-10FFG1517C
Manufacturer:
XILINX
0
Chapter 7: SelectIO Logic Resources
342
IDELAYCTRL Timing
REFCLK - Reference Clock
The reference clock (REFCLK) provides a time reference to IDELAYCTRL to calibrate all
IDELAY modules in the same region. This clock must be driven by a global clock buffer
(BUFGCTRL). REFCLK must be F
MHz (IDELAYCTRL_REF_PRECISION) to guarantee a specified IDELAY resolution
(T
from the DCM, and must be routed on a global clock buffer. All valid M & D configurations
are supported. Use the DCM Wizard to determine the correct settings in order to create the
200 MHz reference clock.
RDY - Ready
The ready (RDY) signal indicates when the IDELAY modules in the specific region are
calibrated. The RDY signal is deasserted if REFCLK is held High or Low for one clock
period or more. If RDY is deasserted Low, the IDELAYCTRL module must be reset. The
implementation tools allow RDY to be unconnected/ignored.
timing relationship between RDY and RST.
Table 7-10
Table 7-10: IDELAYCTRL Switching Characteristics
RST Event 1
RST Event 2
F
IDELAYCTRL_REF_PRECISION
T
T
IDELAYRESOLUTION
IDELAYCTRL_REF
IDELAYCTRL_RPW
IDELAYCTRLCO_RDY
At RST Event 1, the RST pin is asserted.
At RST Event 2, the RST pin is deasserted.
At T
REFCLK
IDELAYCTRLCO_RDY
shows the IDELAYCTRL switching characteristics.
RST
RDY
Figure 7-14: Timing Relationship Between RST and RDY
Symbol
). REFCLK can be supplied directly from a user-supplied source or
1
www.xilinx.com
T
, after RST Event 2, RDY is asserted High.
IDELAYCTRL_RPW
IDELAYCTRL_REF
REFCLK frequency
REFCLK precision
Reset pulse width
Reset/Startup to Ready for IDELAYCTRL
2
± the specified frequency variation in
T
Description
IDELAYCTRLCO_RDY
UG070 (v2.6) December 1, 2008
Figure 7-14
Virtex-4 FPGA User Guide
UG070_7_14_032808
illustrates the
R

Related parts for XC4VFX100-10FFG1517C