MC68360EM33L Freescale Semiconductor, MC68360EM33L Datasheet - Page 167

no-image

MC68360EM33L

Manufacturer Part Number
MC68360EM33L
Description
IC MPU QUICC 33MHZ 240-FQFP
Manufacturer
Freescale Semiconductor

Specifications of MC68360EM33L

Processor Type
M683xx 32-Bit
Speed
33MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68360EM33L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68360EM33L
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
To specify conditions for change in program control, condition codes must be substituted for
the letters "cc" in conditional program control opcodes. Condition test mnemonics are given
below. Refer to 5.3.3.10 Condition Tests for detailed information on condition codes.
5.3.3.9 SYSTEM CONTROL INSTRUCTIONS. Privileged instructions, trapping instruc-
tions, and instructions that use or modify the CCR provide system control operations. All of
these instructions cause the processor to flush the instruction pipeline. Table 5-11 summa-
rizes the instructions. The preceding list of condition tests also applies to the TRAPcc
instruction. Refer to 5.3.3.10 Condition Tests for detailed information on condition codes.
—CC — Carry clear
—CS — Carry set
—EQ — Equal
—F
—GE — Greater or equal
—GT — Greater than
—HI
—LE — Less or equal
—*Not applicable to the Bcc instruction
Instruction
DBcc
NOP
BRA
BSR
JMP
RTD
RTR
RTS
JSR
Bcc
Scc
— False*
— High
Dn label
Operand
Syntax
none
none
none
label
label
label
Table 5-10. Program Control Operations
Freescale Semiconductor, Inc.
# d
ea
ea
ea
For More Information On This Product,
MC68360 USER’S MANUAL
Go to: www.freescale.com
Operand
8, 16, 32
8, 16, 32
8, 16, 32
none
none
none
none
none
Size
16
16
8
Unconditional
Conditional
Returns
If condition true, then PC + d
If condition false, then Dn – 1
If condition true, then destination bits are set to 1;
PC + d
SP – 4
Destination
SP – 4
PC + 2
(SP)
(SP)
(SP)
if Dn
else destination bits are cleared to 0
PC; SP + 4 + d
CCR; SP + 2
PC; SP + 4
– 1), then PC + d
SP; PC
SP; PC
PC
PC
LS —
LT —
MI —
NE —
PL —
T
VC —
VS —
PC
(SP); PC + d
(SP); destination
Operation
SP
SP; (SP)
Low or same
Less than
Minus
Not equal
Plus
True
Overflow clear
Overflow set
SP
PC
PC
PC;
PC; SP + 4
PC
PC
CPU32+
SP

Related parts for MC68360EM33L