CS4245-CQZ Cirrus Logic Inc, CS4245-CQZ Datasheet - Page 30

IC CODEC AUD STER 104DB 48LQFP

CS4245-CQZ

Manufacturer Part Number
CS4245-CQZ
Description
IC CODEC AUD STER 104DB 48LQFP
Manufacturer
Cirrus Logic Inc
Type
Stereo Audior
Datasheet

Specifications of CS4245-CQZ

Package / Case
48-LQFP
Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
2 / 2
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
104 / 104
Voltage - Supply, Analog
3.13 V ~ 5.25 V
Voltage - Supply, Digital
3.13 V ~ 5.25 V
Operating Temperature
-10°C ~ 70°C
Mounting Type
Surface Mount
Number Of Adc Inputs
12
Number Of Dac Outputs
4
Conversion Rate
192 KSPS
Interface Type
Serial (I2C, SPI)
Resolution
24 bit
Operating Supply Voltage
3.3 V, 5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 10 C
Number Of Channels
2 ADC/2 DAC
Thd Plus Noise
- 95 dB ADC / - 90 dB DAC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1501 - BOARD EVAL FOR CS4245 CODEC
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1034

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4245-CQZ
Manufacturer:
CIRRUS
Quantity:
455
Part Number:
CS4245-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS4245-CQZ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS4245-CQZR
Manufacturer:
Schneider
Quantity:
1 000
Part Number:
CS4245-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
30
4. APPLICATIONS
4.1
4.2
4.2.1
4.2.2
Recommended Power-Up Sequence
1. Hold RESET low until the power supply,MCLK1, MCLK2 (if used), LRCK1 and LRCK2 are stable. In this
2. Bring RESET high. The device will remain in a low power state with the PDN bit set by default. The con-
3. The desired register settings can be loaded while the PDN bit remains set.
4. Clear the PDN bit to initiate the power-up sequence.
System Clocking
The CS4245 will operate at sampling frequencies from 4 kHz to 200 kHz. This range is divided into three
speed modes as shown in
The CS4245 has two serial ports which may be operated synchronously or asynchronously. Serial port 1
consists of the SCLK1 and LRCK1 signals and clocks the serial audio output, SDOUT. Serial port 2 consists
of the SCLK2 and LRCK2 signals and clocks the serial audio input, SDIN.
Each serial port may be independently placed into Single, Double, or Quad Speed mode. The serial ports
may also be independently placed into Master or Slave mode.
Synchronous / Asynchronous Mode
By default, the CS4245 operates in Synchronous Mode with both serial ports synchronous to MCLK1. In
this mode, the serial ports may operate at different synchronous rates as set by the ADC_FM and
DAC_FM bits, and MCLK2 does not need to be provided (the MCLK2 pin may be left unconnected).
If the Asynch bit is set (see
chronous mode. The serial ports will operate asynchronously with Serial Port 1 clocked from MCLK1 and
Serial Port 2 clocked from MCLK2. In this mode, the serial ports may operate at different asynchronous
rates.
Master Clock
In Asynchronous Mode, MCLK1/LRCK1 and MCLK2/LRCK2 must maintain an integer ratio. In synchro-
nous mode MCLK1/LRCK1 and MCLK1/LRCK2 must maintain an integer ratio. Some common ratios are
shown in
channel are clocked into or out of the device. The ADC_FM and DAC_FM bits and the MCLK Freq bits
(See
state, the Control Port is reset to its default settings.
trol port will be accessible.
“MCLK Frequency - Address 05h” on page
Table
2.The LRCK frequency is equal to Fs, the frequency at which audio samples for each
Single-Speed
Double-Speed
Quad-Speed
Table
“Asynchronous Mode (Bit 0)” on page
1.
Mode
Table 1. Speed Modes
Sampling Frequency
44.) configure the device to generate the proper clocks
100-200 kHz
50-100 kHz
4-50 kHz
45), the CS4245 will operate in asyn-
CS4245
DS656F2

Related parts for CS4245-CQZ