CY7C68033-56LFXC Cypress Semiconductor Corp, CY7C68033-56LFXC Datasheet - Page 9

no-image

CY7C68033-56LFXC

Manufacturer Part Number
CY7C68033-56LFXC
Description
IC USB NX2LP NAND CNTRLR 56VQFN
Manufacturer
Cypress Semiconductor Corp
Series
CY7Cr
Datasheets

Specifications of CY7C68033-56LFXC

Controller Type
USB 2.0 NAND Flash Controller
Interface
USB
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
43mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
56-VQFN Exposed Pad, 56-HVQFN, 56-SQFN, 56-DHVQFN
Controller Family/series
(8051) USB
No. Of I/o's
12
Cpu Speed
48MHz
No. Of Timers
3
Digital Ic Case Style
QFN
Supply Voltage Range
3V To 3.6V
Core Size
8 Bit
Program Memory Size
15KB
Embedded Interface Type
I2C, USB
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
CY3686 - DEV KIT USB 2.0 PER OLE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Table 4. Individual FIFO/GPIF Interrupt Sources
If autovectoring is enabled (AV4EN = 1 in the INTSET-UP
register), the NX2LP-Flex substitutes its INT4VEC byte.
Therefore, if the high byte (‘page’) of a jump-table address is
preloaded at location 0x554, the automatically inserted
INT4VEC byte at 0x555 directs the jump to the correct address
out of the 14 addresses within the page. When the ISR occurs,
the NX2LP-Flex pushes the program counter to its stack and
then jumps to address 0x553; it expects to find a ‘jump’
instruction to the ISR Interrupt service routine here.
Reset and Wakeup
Reset Pin
The input pin RESET#, resets the NX2LP-Flex when asserted.
This pin has hysteresis and is active LOW. When a crystal is
Document Number: 001-04247 Rev. *H
Note
1. If the external clock is powered at the same time as the CY7C68033/CY7C68034 and has a stabilization wait period, it must be added to the 200 μs.
Priority
RESET#
10
11
12
13
14
V
1
2
3
4
5
6
7
8
9
CC
INT4VEC Value
T
0x5AC
0x58C
0x59C
0x5A0
0x5A4
0x5A8
Power-on Reset
0x580
0x588
0x590
0x594
0x598
0x5B0
0x5B4
0x584
RESET
GPIFDONE
Figure 5. Reset Timing Plots
GPIFWF
Source
EP2PF
EP4PF
EP6PF
EP8PF
EP2EF
EP4EF
EP6EF
EP8EF
EP2FF
EP4FF
EP6FF
EP8FF
V
3.3V
3.0V
0V
IL
RESET#
used as the clock source for the NX2LP-Flex, the reset period
must enable the stabilization of the crystal and the PLL. This
reset period should be approximately 5 ms after V
reached 3.0V. If the crystal input pin is driven by a clock signal,
the internal PLL stabilizes in 200 μs after V
3.0V
during operation. A POR is defined as the time reset is asserted
while power is being applied to the circuit. A powered reset is
defined to be when the NX2LP-Flex has previously been
powered on and operating and the RESET# pin is asserted.
For more information on power on reset implementation for the
EZ-USB family of products, refer to the application note
FX2™/AT2™/SX2™.
Endpoint 2 programmable flag
Endpoint 4 programmable flag
Endpoint 6 programmable flag
Endpoint 8 programmable flag
Endpoint 2 empty flag
Endpoint 4 empty flag
Endpoint 6 empty flag
Endpoint 8 empty flag
Endpoint 2 full flag
Endpoint 4 full flag
Endpoint 6 full flag
Endpoint 8 full flag
GPIF operation complete
GPIF waveform
V
CC
[1]
.
Figure 5
shows a POR condition and a reset applied
T
RESET
CY7C68033, CY7C68034
Powered Reset
Notes
Page 9 of 38
3.3V
0V
V
CC
IL
has reached
EZ-USB
CC
has
[+] Feedback

Related parts for CY7C68033-56LFXC