SI5100-F-BC Silicon Laboratories Inc, SI5100-F-BC Datasheet - Page 27

no-image

SI5100-F-BC

Manufacturer Part Number
SI5100-F-BC
Description
IC TXRX SERIAL/DESERIAL 195CBGA
Manufacturer
Silicon Laboratories Inc
Type
Transceiverr
Series
SiPHY®r
Datasheets

Specifications of SI5100-F-BC

Package / Case
196-BGA
Number Of Drivers/receivers
1/1
Protocol
SONET/SDH
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Product
RF / Wireless
Supply Voltage (max)
1.89 V, 3.47 V
Supply Voltage (min)
1.71 V
Supply Current
0.83 A
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 20 C
Mounting Style
SMD/SMT
Maximum Power Dissipation
1600 mW
Number Of Channels
1
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Contains lead / RoHS non-compliant
Other names
336-1135
SI5100-BC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI5100-F-BC
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
Pin Number(s)
G12
G14
H14
J12
E3
D4
PHASEADJ
REFCLK+
REFCLK–
MODE16
Name
LPTM
LTR
I/O
I
I
I
I
I
Signal Level
LVPECL
LVTTL
LVTTL
LVTTL
Rev. 1.1
Loop Timed Operation.
When this input is set low, the recovered clock
from the receiver is divided down and used as
the reference source for the transmit CMU. The
narrowband setting for the DSPLL CMU is suffi-
cient to provide SONET compliant jitter genera-
tion and jitter transfer on the transmit data and
clock outputs (TXDOUT,TXCLKOUT). Set this
pin high for normal operation.
Note: This input has an internal pullup.
Lock-to-Reference.
When the LTR input is set low, the receiver PLL
locks to the selected reference clock. This func-
tion can be used to force a stable output clock on
the RXCLK1 and RXCLK2 outputs when no valid
input data signal is applied to RXDIN.
When the LTR input is set high, the receiver PLL
locks to the RXDIN signal (normal operation).
Note: This input has an internal pullup.
MUX/DEMUX Mode.
This input configures the multiplexer/demulti-
plexer to operate with either 4-bit or 16-bit paral-
lel data words. When this input is set high, the
device is configured for 16-bit parallel word
transfers on RXDOUT[15:0] and TXDIN[15:0].
When this input is set low, the multiplexer/demul-
tiplier operates with 4-bit word transfers on RXD-
OUT[3:0] and TXDIN[3:0].
Sampling Phase Adjust.
Applying an analog voltage to this pin allows
adjustment of the sampling phase across the
data eye. Tieing this input to VREF nominally
centers the sampling phase.
Differential Reference Clock.
This input is used as the Si5100 reference clock
when the REFSEL input is set high
(REFSEL = 1). The reference clock sets the
operating frequency of the Si5100 transmit
CMU, which is used to generate the high-speed
transmit clock TXCLKOUT. The reference clock
is also used by the Si5100 receiver CDR to cen-
ter the PLL during lock acquisition, and as a ref-
erence for determination of the receiver lock
status.
The REFCLK frequency is either 1/16th or
1/32nd of the serial data rate (nominally 155 or
78 MHz, respectively). The REFCLK frequency
is selected using the REFRATE input.
Description
Si5100
27

Related parts for SI5100-F-BC