AD9948KCPZRL Analog Devices Inc, AD9948KCPZRL Datasheet - Page 6

IC CCD SIGNAL PROCESSOR 40-LFCSP

AD9948KCPZRL

Manufacturer Part Number
AD9948KCPZRL
Description
IC CCD SIGNAL PROCESSOR 40-LFCSP
Manufacturer
Analog Devices Inc
Type
CCD Signal Processor, 10-Bitr
Datasheet

Specifications of AD9948KCPZRL

Input Type
Logic
Output Type
Logic
Interface
3-Wire Serial
Mounting Type
Surface Mount
Package / Case
40-LFCSP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Supply
-
Lead Free Status / RoHS Status
Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9948KCPZRL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD9948
TERMINOLOGY
Differential Nonlinearity (DNL)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. Thus every
code must have a finite width. No missing codes guaranteed to
10-bit resolution indicates that all 1024 codes, respectively,
must be present over all operating conditions.
Peak Nonlinearity
Peak nonlinearity, a full signal chain specification, refers to the
peak deviation of the output of the AD9948 from a true straight
line. The point used as zero scale occurs 0.5 LSB before the
first code transition. Positive full scale is defined as a level 1 LSB
and 0.5 LSB beyond the last code transition. The deviation is
measured from the middle of each particular output code to the
true straight line. The error is then expressed as a percentage of
the 2 V ADC full-scale signal. The input signal is always appro-
priately gained up to fill the ADC’s full-scale range.
EQUIVALENT CIRCUITS
THREE-
STATE
DATA
Circuit 3. Data Outputs D0–D9 (Pins 2–4, 7–13)
CLI
Circuit 1. CCDIN (Pin 27)
Circuit 2. CLI (Pin 25)
AVDD
AVSS
330
AVSS
AVDD
25k
1.4V
R
DVSS
DVSS
AVSS
DRVSS
DRVDD
DOUT
–6–
Total Output Noise
The rms output noise is measured using histogram techniques.
The standard deviation of the ADC output codes is calculated in
LSB, and represents the rms noise level of the total signal chain
at the specified gain setting. The output noise can be converted
to an equivalent voltage, using the relationship
where n is the bit resolution of the ADC. For the AD9948,
1 LSB is approximately 1.95 mV.
Power Supply Rejection (PSR)
The PSR is measured with a step change applied to the supply
pins. The PSR specification is calculated from the change in the
data outputs for a given step change in the supply voltage.
ENABLE
DATA
Circuit 5. H1–H4 and RG (Pins 14, 15, 18, 19, 21)
Circuit 4. Digital Inputs (Pins 31–35, 38)
1
LSB (ADC full scale/
=
330
DVDD
DVSS
HVDD or RGVDD
HVSS or RGVSS
2
n
codes)
OUTPUT
REV. 0

Related parts for AD9948KCPZRL