PCA9541PW/01,112 NXP Semiconductors, PCA9541PW/01,112 Datasheet - Page 17

IC I2C 2:1 SELECTOR 16-TSSOP

PCA9541PW/01,112

Manufacturer Part Number
PCA9541PW/01,112
Description
IC I2C 2:1 SELECTOR 16-TSSOP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCA9541PW/01,112

Applications
2-Channel I²C Multiplexer
Interface
I²C, SMBus
Voltage - Supply
2.3 V ~ 5.5 V
Package / Case
16-TSSOP
Mounting Type
Surface Mount
For Use With
568-3615 - DEMO BOARD I2C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
568-1043-5
935273297112
PCA9541PW/01
NXP Semiconductors
Table 14.
Legend: * default value
[1]
[2]
[3]
[4]
[5]
PCA9541_7
Product data sheet
Bit
2
1
0
Default values are the same for PCA9541/01 and PCA9541/03.
Reading the Interrupt Status Register does not clear the MYTEST, NMYTEST or the INTIN bits. They are cleared if:
INT_IN lines goes HIGH for INTIN bit
TESTON bit is cleared for MYTEST bit
NTESTON bit is cleared for NMYTEST bit
Interrupt on a master is cleared after TESTON bit is cleared by the same master or NTESTON bit is cleared by the other master.
BUSINIT, BUSOK and BUSLOST bits in the Interrupt Status Register get cleared after a read of the same register is done. Precisely, the
register gets cleared on the second clock pulse during the read operation.
If the interrupt condition remains on INT_IN after the read sequence, another interrupt will be generated (if the interrupt has not been
masked).
Symbol
BUSOK
BUSINIT
INTIN
Register 2 - Interrupt Status (ISTAT) register bit description
[2]
[4]
[4]
8.5 Power-on reset
When power is applied to V
condition until V
internal registers are initialized to their default states, with:
Thereafter, V
Access Value
R only
R only
R only
PCA9541/01: default Channel 0 (no STOP detect)
After power-up and/or insertion of the device in the main I
Channel 0 and the downstream slave channel are connected together.
PCA9541/03: default ‘no channel’ (no STOP detect)
After power-up and/or insertion of the device in the main I
connected to the downstream channel. The device is ready to receive a START
condition and its address by a master.
If either register writes to its Control Register, then the connection between the
upstream and the downstream channels is determined by the values on the Control
Registers.
0*
1
0*
1
0*
1
DD
[1]
DD
must be lowered below 0.2 V to reset the device.
Description
no interrupt generated by bus sensor function
interrupt generated by bus sensor function (masked when bus
recovery/initialization requested) - Bus was not idle when the switch occurred
no interrupt generated by the bus recovery/initialization function
interrupt generated by the bus recovery/initialization function;
recovery/initialization done
no interrupt on interrupt input (INT_IN)
interrupt on interrupt input (INT_IN)
has reached V
Rev. 07 — 2 July 2009
2-to-1 I
DD
, an internal power-on reset holds the PCA9541 in a reset
2
POR
C-bus master selector with interrupt logic and reset
. At this point, the reset condition is released and the
…continued
[5]
[5]
2
2
C-bus, the upstream
C-bus, no channel will be
PCA9541
© NXP B.V. 2009. All rights reserved.
17 of 41

Related parts for PCA9541PW/01,112