SAB-C165-LM Infineon Technologies, SAB-C165-LM Datasheet - Page 27

no-image

SAB-C165-LM

Manufacturer Part Number
SAB-C165-LM
Description
MCU 16-Bit C166 CISC/RISC ROMLess 5V 100-Pin MQFP
Manufacturer
Infineon Technologies
Datasheet

Specifications of SAB-C165-LM

Package
100MQFP
Family Name
C166
Maximum Speed
20 MHz
Ram Size
2 KB
Operating Supply Voltage
5 V
Data Bus Width
16 Bit
Program Memory Type
ROMLess
Number Of Programmable I/os
77
Interface Type
ASC/SSC
Operating Temperature
0 to 70 °C
Number Of Timers
5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SAB-C165-LM
Manufacturer:
INFINEON
Quantity:
48
Part Number:
SAB-C165-LM
Manufacturer:
SIEMENS
Quantity:
1 373
Part Number:
SAB-C165-LM 3V HA
Manufacturer:
Infineon Technologies
Quantity:
10 000
Part Number:
SAB-C165-LM CA
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
SAB-C165-LM HA
Manufacturer:
Infineon Technologies
Quantity:
10 000
Part Number:
SAB-C165-LM HA
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
Part Number:
SAB-C165-LMC
Quantity:
66
Part Number:
SAB-C165-LMCA
Manufacturer:
SIEMENS
Quantity:
1 062
Part Number:
SAB-C165-LMCA
Manufacturer:
SIE
Quantity:
1 000
Part Number:
SAB-C165-LMCA
Manufacturer:
SIE
Quantity:
20 000
Part Number:
SAB-C165-LMHA
Manufacturer:
INFINEON
Quantity:
12 388
C165
Serial Channels
Serial communication with other microcontrollers, processors, terminals or external
peripheral components is provided by two serial interfaces with different functionality, an
Asynchronous/Synchronous Serial Channel (ASC0) and a High-Speed Synchronous
Serial Channel (SSC).
The ASC0 is upward compatible with the serial ports of the Infineon 8-bit microcontroller
families and supports full-duplex asynchronous communication at up to 781 KBaud and
half-duplex synchronous communication at up to 3.1 MBaud (@ 25 MHz CPU clock).
A dedicated baud rate generator allows to set up all standard baud rates without
oscillator tuning. For transmission, reception and error handling 4 separate interrupt
vectors are provided. In asynchronous mode, 8- or 9-bit data frames are transmitted or
received, preceded by a start bit and terminated by one or two stop bits. For
multiprocessor communication, a mechanism to distinguish address from data bytes has
been included (8-bit data plus wake up bit mode).
In synchronous mode, the ASC0 transmits or receives bytes (8 bits) synchronously to a
shift clock which is generated by the ASC0. The ASC0 always shifts the LSB first. A loop
back option is available for testing purposes.
A number of optional hardware error detection capabilities has been included to increase
the reliability of data transfers. A parity bit can automatically be generated on
transmission or be checked on reception. Framing error detection allows to recognize
data frames with missing stop bits. An overrun error will be generated, if the last
character received has not been read out of the receive buffer register at the time the
reception of a new character is complete.
The SSC supports full-duplex synchronous communication at up to 6.25 MBaud
(@ 25 MHz CPU clock). It may be configured so it interfaces with serially linked
peripheral components. A dedicated baud rate generator allows to set up all standard
baud rates without oscillator tuning. For transmission, reception, and error handling three
separate interrupt vectors are provided.
The SSC transmits or receives characters of 2 … 16 bits length synchronously to a shift
clock which can be generated by the SSC (master mode) or by an external master (slave
mode). The SSC can start shifting with the LSB or with the MSB and allows the selection
of shifting and latching clock edges as well as the clock polarity.
A number of optional hardware error detection capabilities has been included to increase
the reliability of data transfers. Transmit and receive error supervise the correct handling
of the data buffer. Phase and baudrate error detect incorrect serial data.
Data Sheet
23
V2.0, 2000-12

Related parts for SAB-C165-LM