DS2151QB+ Maxim Integrated Products, DS2151QB+ Datasheet - Page 13

IC TXRX T1 1-CHIP 5V LP 44-PLCC

DS2151QB+

Manufacturer Part Number
DS2151QB+
Description
IC TXRX T1 1-CHIP 5V LP 44-PLCC
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS2151QB+

Function
Single-Chip Transceiver
Interface
T1
Number Of Circuits
1
Voltage - Supply
4.75 V ~ 5.25 V
Current - Supply
65mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
44-LCC, 44-PLCC
Includes
Alarm Detector and Generator, CSU Loop Codes Generator and Detector, DSX-1 and CSU Line Build-Outs Generator
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Power (watts)
-
TCR2: TRANSMIT CONTROL REGISTER 2 (Address = 36 Hex)
Table 4-1. Output Pin Test Modes
TEST1
(MSB)
TEST1
SYMBOL
TD4YM
TZBTSI
TEST1
TEST0
TSDW
0
0
1
1
B7ZS
TSIO
TSM
TEST0
TEST0
0
1
0
1
POSITION
XTCR2.0
TCR2.7
TCR2.6
TCR2.5
TCR2.4
TCR2.3
TCR2.2
TCR2.1
TZBTSI
Operate normally
Force all output pins tri-state (including all I/O pins and parallel port pins)
Force all output pins low (including all I/O pins except parallel port pins)
Force all output pins high (including all I/O pins except parallel port pins)
NAME AND DESCRIPTION
Test Mode Bit 1 for Output Pins. See
Test Mode Bit 0 for Output Pins. See
Transmit Side ZBTSI Enable.
0 = ZBTSI disabled
1 = ZBTSI enabled
TSYNC Double-Wide. (Note: This bit must be set to 0 when
TCR2.3 = 1 or when TCR2.2 = 0.)
0 = do not pulse double-wide in signaling frames
1 = do pulse double-wide in signaling frames
TSYNC Mode Select.
0 = frame mode (see the timing in Section 14)
1 = multiframe mode (see the timing in Section 14)
TSYNC I/O Select.
0 = TSYNC is an input
1 = TSYNC is an output
Transmit Side D4 Yellow Alarm Select.
0 = 0s in bit 2 of all channels
1 = 1 in the S-bit position of frame 12
Bit 7 Zero Suppression Enable.
0 = No stuffing occurs
1 = Bit 7 force to a 1 in channels with all 0s
TSDW
13 of 60
EFFECT ON OUTPUT PINS
TSM
TSIO
Table
Table
TD4YM
4-1.
4-1.
(LSB)
B7ZS

Related parts for DS2151QB+