ADAU1445 Analog Devices, ADAU1445 Datasheet - Page 32

no-image

ADAU1445

Manufacturer Part Number
ADAU1445
Description
Manufacturer
Analog Devices
Datasheet

Specifications of ADAU1445

Instructions/cycles
3584
Digital I/o Channels
24/24
Analog I/o Channels
0/0
Product Description
Digital audio processor with flexible audio routing matrix, 8 × 2-channel ASRC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADAU1445-3A
Manufacturer:
ADI
Quantity:
153
Part Number:
ADAU1445-3AYSVZ
Manufacturer:
ADI
Quantity:
364
Part Number:
ADAU1445-3AYSVZ
Manufacturer:
ADI
Quantity:
16 244
Part Number:
ADAU1445XSVZ
Manufacturer:
ADI
Quantity:
153
Part Number:
ADAU1445XSVZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADAU1445YSVZ-3A
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADAU1445YSVZ-3A
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADAU1445YSVZ-3A-RL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADAU1445YSVZ-3Z
Manufacturer:
ADI/亚德诺
Quantity:
20 000
ADAU1442/ADAU1445/ADAU1446
Table 19. Configurations for Standard Audio Data Formats
Format
I
Left-Justified
Right-Justified
TDM with Clock
TDM with Pulse
2
S
(Figure 22)
(Figure 23)
(Figure 24)
(Figure 25)
(Figure 26)
SDATA_IN0
SDATA_IN1
SDATA_IN2
SDATA_IN3
SDATA_IN4
SDATA_IN5
SDATA_IN6
SDATA_IN7
SDATA_IN8
CLOCK DOMAINS
DEDICATED
0
0 TO 2
INPUT
2
(×3)
1
2
LRCLK Polarity
Frame begins on
falling edge
Frame begins on
rising edge
Frame begins on
rising edge
Frame begins on
falling edge
Frame begins on
rising edge
2
2
SERIAL
SERIAL
MODES
PORTS
INPUT
3
INPUT
18:2
(×9)
(×9)
4
5
6
7
8
LRCLK Type
Clock
Clock
Clock
Clock
Pulse
4:2
CLOCK DOMAIN
2
SELECTOR
Figure 21. Overview of Serial Data Input/Output Ports
INPUT
4:2
2
BCLK Polarity
Data changes on falling edge
Data changes on falling edge
Data changes on falling edge
Data changes on falling edge
Data changes on falling edge
4:2
INPUT/OUTPUT
Rev. C | Page 32 of 92
ASSIGNABLE
DSP CORE
DOMAINS
2
3 TO 8
FARM
(×6)
AND
4:2
2
CLOCK DOMAIN
4:2
SELECTOR
OUTPUT
2
4:2
2
MULTIPLEXERS
MSB Position
Delayed from LRCLKx edge by 1 BCLK
Aligned with LRCLKx edge
Delayed from LRCLKx edge by 8, 12, or 16 BCLKs
Delayed from start of frame clock by 1 BCLK
Delayed from start of frame clock by 1 BCLK
CLOCK PAD
3
4
5
OUTPUT
OUTPUT
SERIAL
MODES
SERIAL
PORTS
6
(×9)
18:2
(×9)
7
CLOCK DOMAINS
8
DEDICATED
9 TO 11
OUTPUT
9
2
(×3)
SDATA_OUT0
SDATA_OUT1
SDATA_OUT2
SDATA_OUT3
SDATA_OUT4
SDATA_OUT5
SDATA_OUT6
SDATA_OUT7
SDATA_OUT8
10 11
2
2

Related parts for ADAU1445