ST72324BK2 STMicroelectronics, ST72324BK2 Datasheet - Page 36

no-image

ST72324BK2

Manufacturer Part Number
ST72324BK2
Description
5V RANGE 8-BIT MCU WITH 8 TO 32K FLASH/ROM, 10-BIT ADC, 4 TIMERS, SPI, SCI INTERFACE
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST72324BK2

Hdflash Endurance
1 kcycle at 55 °C, data retention 40 years at 85 °C
Clock Sources
crystal/ceramic resonator oscillators, int. RC osc. and ext. clock input
4 Power Saving Modes
Slow, Wait, Active-halt, and Halt
Supply, reset and clock management
Figure 15. RESET sequences
6.5
6.5.1
36/193
RESET pin
Watchdog
reset
External
RESET
source
V
V
IT+(LVD)
IT-(LVD)
System integrity management (SI)
The system integrity management block contains the LVD and auxiliary voltage detector
(AVD) functions. It is managed by the SICSR register.
LVD (low voltage detector)
The LVD function generates a static reset when the V
reference value. This means that it secures the power-up as well as the power-down
keeping the ST7 in reset.
The V
on in order to avoid a parasitic reset when the MCU starts running and sinks current on the
supply (hysteresis).
The LVD reset circuitry generates a reset when V
The LVD function is illustrated in
The voltage threshold can be configured by option byte to be low, medium or high.
IT-
V
Run
DD
reference value for a voltage drop is lower than the V
V
V
IT+
IT-
when V
when V
Active phase
reset
LVD
DD
DD
is falling
is rising
t
h(RSTL)in
Figure
Run
15.
Watchdog underflow
phase
Active
External
reset
DD
is below:
DD
Internal reset (256 or 4096 T
Vector fetch
Run
supply voltage is below a V
IT+
Active
phase
Watchdog
t
w(RSTL)out
reset
reference value for power-
Run
ST72324Bxx
CPU
)
IT-

Related parts for ST72324BK2