ST92F150CV1 STMicroelectronics, ST92F150CV1 Datasheet - Page 411

no-image

ST92F150CV1

Manufacturer Part Number
ST92F150CV1
Description
8-bit MCU
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST92F150CV1

Internal Memory
Single Voltage FLASH up to 256 Kbytes, RAM up to 8Kbytes, 1K byte E3 (Emulated EEPROM)
Minimum Instruction Time
83 ns (24 MHz int. clock)

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST92F150CV1QB
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST92F150CV1QB
Manufacturer:
ST
0
Part Number:
ST92F150CV1QBTR
Manufacturer:
ST
0
Part Number:
ST92F150CV1QBTRE
Manufacturer:
ST
0
Part Number:
ST92F150CV1T3
Manufacturer:
ST
0
Part Number:
ST92F150CV1T3
Manufacturer:
ST
Quantity:
20 000
KNOWN LIMITATIONS (Cont’d)
13.3 I2C LIMITATIONS
13.3.1 Start condition ignored in multimaster mode
Description
In multimaster configurations, if the ST9 I2C re-
ceives a START condition from another I2C
master after the START bit is set in the I2CCR reg-
ister and before the START condition is generated
by the ST9 I2C, it may ignore the START condition
from the other I2C master. In this case, the ST9
master will receive a NACK from the other device.
Workaround
On reception of the NACK, ST9 can send a re-start
and Slave address to re-initiate communication.
13.3.2 Missing BUS error in master transmitter
mode
Description
BERR will not be set if an error is detected during
the first or second pulse of each 9-bit transaction.
Single Master Mode:
If a Start or Stop is issued during the first or
second pulse of a 9-bit transaction, the BERR flag
will not be set and transfer will continue however
the BUSY flag will be reset.
Section 13.3.1
Section 13.3.2
Section 13.3.3
Section 13.3.4
Section 13.3.5
Section 13.3.6
Limitations
Start condition ignored
Missing bus error
AF bit (acknowledge failure flag)
BUSY bit
ARLO (arbitration lost)
BUSY flag
Description
ST92F124/F150/F250 - KNOWN LIMITATIONS
Multimaster Mode:
Normally the BERR bit would be set whenever un-
authorized transmission takes place while transfer
is already in progress. However, an issue will arise
if an external master generates an unauthorized
Start or Stop while the I2C master is on the first or
second pulse of a 9-bit transaction.
Workaround
Single Master Mode:
Slave devices should issue a NACK when they re-
ceive a misplaced Start or Stop. The reception of a
NACK or BUSY by the master in the middle of
communication gives the possibility to reinitiate
transmission.
Multimaster Mode:
It is possible to work around the problem by polling
the BUSY bit during I2C master mode transmis-
sion. The resetting of the BUSY bit can then be
handled in a similar manner as the BERR flag
being set.
Mustimaster mode
Master transmitter mode
Transmitter mode (Master and Slave)
Mustimaster mode
Multimaster mode
All
Mode
411/429
1

Related parts for ST92F150CV1