isplsi2096v-80lq128 Lattice Semiconductor Corp., isplsi2096v-80lq128 Datasheet - Page 7

no-image

isplsi2096v-80lq128

Manufacturer Part Number
isplsi2096v-80lq128
Description
3.3v High Density Programmable Logic
Manufacturer
Lattice Semiconductor Corp.
Datasheet
Derivations of
Y0,1,2
GOE 0
ispLSI 2096V Timing Model
Ded. In
I/O Pin
Reset
(Input)
t
5.9 ns
t
1.5 ns
t
12.4 ns =
Note: Calculations are based upon timing specifications for the ispLSI 2096V-80L.
su
h
co
=
=
=
=
=
=
=
=
=
=
=
Logic + Reg su - Clock (min)
(
(#20+ #22+ #26) + (#29) - (#20+ #22+ #35)
(0.4 + 1.2 + 9.5) + (0.2) - (0.4 + 1.2 + 3.8)
Clock (max) + Reg h - Logic
(
(#20+ #22+ #35) + (#30) - (#20+ #22+ #26)
(0.4 + 1.2 + 5.6) + (5.4) - (0.4 + 1.2 + 9.5)
Clock (max) + Reg co + Output
(
(#20+ #22+ #35) + (#31) + (#36 + #38)
(0.4 + 1.2 + 5.6) + (1.6) + (1.4 + 2.2)
I/O Delay
t
t
t
io +
io +
io +
#21
#20
t
I/O Cell
su,
t
t
t
grp +
grp +
grp +
t
h and
t
t
t
20ptxor) + (
ptck(max)) + (
ptck(max)) + (
t
co from the Product Term Clock
#45
#43, 44
#42
t
GRP
GRP
#22
gsu) - (
t
t
gh) - (
gco) + (
t
io +
t
io +
t
orp +
t
grp +
t
grp +
Reg 4 PT Bypass
#33, 34,
XOR Delays
Control
PTs
t
Feedback
#25, 26, 27
ob)
t
20 PT
35
ptck(min))
#24
t
20ptxor)
Comb 4 PT Bypass #23
7
OE
RE
CK
Specifications ispLSI 2096V
GLB
Table 2-0042/2096V
GLB Reg Bypass
D
RST
GLB Reg
Delay
#28
#29, 30,
31, 32
Q
ORP Bypass
Delay
ORP
ORP
#36
#37
#40, 41
0491/2032
#38,
39
I/O Cell
(Output)
I/O Pin

Related parts for isplsi2096v-80lq128