M95320-W STMICROELECTRONICS [STMicroelectronics], M95320-W Datasheet - Page 9

no-image

M95320-W

Manufacturer Part Number
M95320-W
Description
32 Kbit and 64 Kbit Serial SPI bus EEPROMs with high speed clock
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95320-WBN6
Manufacturer:
ST
0
Part Number:
M95320-WBN6TP
Manufacturer:
ST
0
Part Number:
M95320-WDL6T
Manufacturer:
ST
0
Part Number:
M95320-WDW3TP
Manufacturer:
ST
0
Part Number:
M95320-WDW3TP/PC
Manufacturer:
ST
0
Part Number:
M95320-WDW4TP/PC
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95320-WDW6TGVPA
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95320-WDW6TP
Manufacturer:
STMicroelectronics
Quantity:
135
Part Number:
M95320-WDW6TP
Manufacturer:
ST
Quantity:
4 066
Part Number:
M95320-WDW6TP
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M95320-WDW6TP
Quantity:
4 000
Company:
Part Number:
M95320-WDW6TP
Quantity:
4 000
M95320, M95640, M95320-x, M95640-x
3
Figure 3.
1. The Write Protect (W) and Hold (HOLD) signals should be driven, High or Low as appropriate.
2. These pull-up resistors, R, ensure that the memory devices are not selected if the Bus Master leaves the S line in the high-
impedance state. As the Bus Master may enter a state where all inputs/outputs are in high impedance at the same time
(e.g.: when the Bus Master is reset), the clock line (C) must be connected to an external pull-down resistor so that, when all
inputs/outputs become high impedance, S is pulled High while C is pulled Low (thus ensuring that S and C do not become
High at the same time, and so, that the t
SPI Interface with
(CPOL, CPHA) =
CS3
(0, 0) or (1, 1)
SPI Bus Master
CS2
Connecting to the SPI bus
These devices are fully compatible with the SPI protocol.
All instructions, addresses and input data bytes are shifted in to the device, most significant
bit first. The Serial Data Input (D) is sampled on the first rising edge of the Serial Clock (C)
after Chip Select (S) goes Low.
All output data bytes are shifted out of the device, most significant bit first. The Serial Data
Output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction
(such as the Read from Memory Array and Read Status Register instructions) have been
clocked into the device.
Figure 3
selected at a time, so only one device drives the Serial Data Output (Q) line at a time, all the
others being high impedance.
Bus master and memory devices on the SPI bus
CS1
shows three devices, connected to an MCU, on a SPI bus. Only one device is
SDO
SDI
SCK
R
(2)
R
(2)
SHCH
C Q D
S
SPI Memory
requirement is met).
Device
W
V
CC
HOLD
R
V
(2)
SS
C Q D
S
SPI Memory
Device
W
V
HOLD
CC
R
V
(2)
SS
Connecting to the SPI bus
C Q D
S
SPI Memory
Device
W
V
CC
HOLD
AI12836
V
SS
V
V
CC
SS
9/44

Related parts for M95320-W