X4163 INTERSIL [Intersil Corporation], X4163 Datasheet - Page 5

no-image

X4163

Manufacturer Part Number
X4163
Description
CPU Supervisor with 16K EEPROM
Manufacturer
INTERSIL [Intersil Corporation]
Datasheets

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X4163AP
Manufacturer:
AT
Quantity:
10
Part Number:
X4163P
Manufacturer:
Intersil
Quantity:
1 200
Part Number:
X4163P-2.7
Manufacturer:
Intersil
Quantity:
800
Part Number:
X4163PI
Manufacturer:
Intersil
Quantity:
800
Part Number:
X4163PI-2.7
Manufacturer:
Intersil
Quantity:
500
Figure 4. V
Control Register
The Control Register provides the user a mechanism
for changing the Block Lock and Watchdog Timer set-
tings. The Block Lock and Watchdog Timer bits are
nonvolatile and do not change when power is
removed.
The Control Register is accessed at address FFFFh. It
can only be modified by performing a byte write opera-
tion directly to the address of the register and only one
data byte is allowed for each register write operation.
Prior to writing to the Control Register, the WEL and
RWEL bits must be set using a two step process, with
the whole sequence requiring 3 steps. See "Writing to
the Control Register" below.
TRIP
Emax = Maximum Allowed V
Programming Sequence
Old V
New V
CC
CC
Applied + Error
Applied =
5
Error ≤ –Emax
TRIP
Error
NO
Set V
X4163, X4165
(V
V
TRIP
Apply 5V to V
CC
Measured V
Decrement V
CC
Desired V
goes active?
Desired V
Reset V
RESET pin
Sequence
Sequence
Set V
= V
Execute
Execute
= V
Programming
DONE
CC
CC
TRIP
- 50mV)
YES
–Emax < Error < Emax
TRIP
Applied =
TRIP
TRIP
TRIP
The user must issue a stop after sending this byte to
the register to initiate the nonvolatile cycle that stores
WD1, and WD0. The X4163/5 will not acknowledge
any data bytes written after the first byte is entered.
The state of the Control Register can be read at any
time by performing a random read at address FFFFh.
Only one byte is read by each register read operation.
The X4163/5 resets itself after the first byte is read.
The master should supply a stop condition to be con-
sistent with the bus protocol, but a stop is not required
to end this operation.
CC
CC
WPEN WD1 WD0 BP1 BP0 RWEL WEL BP2
-
7
Error ≥ Emax
6
Old V
New V
5
CC
Reset V
Sequence
CC
Execute
Applied - Error
4
Applied =
TRIP
3
2
1
April 13, 2005
FN8120.0
0

Related parts for X4163