MCIMX6Q7CVT08AC Freescale Semiconductor, MCIMX6Q7CVT08AC Datasheet - Page 72

no-image

MCIMX6Q7CVT08AC

Manufacturer Part Number
MCIMX6Q7CVT08AC
Description
Processors - Application Specialized i.MX6Q
Manufacturer
Freescale Semiconductor
Type
Multimedia Applicationsr
Datasheet

Specifications of MCIMX6Q7CVT08AC

Rohs
yes
Core
ARM Cortex A9
Processor Series
i.MX6
Data Bus Width
32 bit
Maximum Clock Frequency
800 MHz
Data Ram Size
16 KB
Maximum Operating Temperature
+ 105
Mounting Style
SMD/SMT
Package / Case
FCBGA
Interface Type
I2C, I2S, UART, USB
Memory Type
L1/L2 Cache, ROM, SRAM
Minimum Operating Temperature
- 40 C
Number Of Timers
2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX6Q7CVT08AC
Manufacturer:
TI
Quantity:
1 001
Part Number:
MCIMX6Q7CVT08AC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Electrical Characteristics
1
2
3
4
5
6
7
Figure 36
Toggle mode, the typical value of tDQSQ is 1.4 ns (max) and 1.4 ns (max) for tQHS at 133 MB/s. GPMI
will sample NAND_DATA[7:0] at both rising and falling edge of a delayed NAND_DQS signal, which is
provided by an internal DPLL. The delay value of this register can be controlled by GPMI register
GPMI_READ_DDR_DLL_CTRL.SLV_DLY_TARGET (see the GPMI chapter of the i.MX
6Dual/6Quad reference manual (IMX6DQRM)). Generally, the typical delay value is equal to 0x7 which
means 1/4 clock cycle delay expected. However, if the board delay is large enough and cannot be ignored,
the delay value should be made larger to compensate the board delay.
4.11
The following subsections provide information on external peripheral interfaces.
4.11.1
The AUDMUX provides a programmable interconnect logic for voice, audio, and data routing between
internal serial interfaces (SSIs) and external serial interfaces (audio and voice codecs). The AC timing of
AUDMUX external pins is governed by the SSI module. For more information, see the respective SSI
electrical specifications found within this document.
4.11.2
This section describes the timing parameters of the ECSPI block. The ECSPI has separate timing
parameters for master and slave modes.
72
NF28 Data write setup
NF29 Data write hold
NF30 NAND_DQS/NAND_DQ read setup skew
NF31 NAND_DQS/NAND_DQ read hold skew
The GPMI toggle mode output timing can be controlled by the module’s internal registers
HW_GPMI_TIMING0_ADDRESS_SETUP, HW_GPMI_TIMING0_DATA_SETUP, and HW_GPMI_TIMING0_DATA_HOLD.
This AC timing depends on these registers settings. In the table, AS/DS/DH represents each of these settings.
T = tCK (GPMI clock period) -0.075ns (half of maximum p-p jitter).
CE_DELAY represents HW_GPMI_TIMING2[CE_DELAY]. NF18 is met automatically by the design. Read/Write operation is
started with enough time of ALE/CLE assertion to low level.
PRE_DELAY+1)
Shown in
Shown in
ID
AS minimum value can be 0, while DS/DH minimum value is 1.
External Peripheral Interface Parameters
Figure
Figure
shows the timing diagram of NAND_DQS/NAND_DATAxx read valid window. For DDR
AUDMUX Timing Parameters
ECSPI Timing Parameters
34.
35.
(AS+DS)
i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 2
Table 47. Samsung Toggle Mode Timing Parameters
Parameter
Symbol
tDQSQ
tQHS
tDS
tDH
6
6
7
7
0.25  tCK - 0.32
0.25  tCK - 0.79
Min
T = GPMI Clock Cycle
1
(continued)
Timing
Freescale Semiconductor
Max
3.18
3.27
Unit
ns
ns

Related parts for MCIMX6Q7CVT08AC