M95256-RMN6TP STMicroelectronics, M95256-RMN6TP Datasheet - Page 16

IC EEPROM 256KBIT 2MHZ 8SOIC

M95256-RMN6TP

Manufacturer Part Number
M95256-RMN6TP
Description
IC EEPROM 256KBIT 2MHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheets

Specifications of M95256-RMN6TP

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
256K (32K x 8)
Speed
2MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Organization
32 K x 8
Interface Type
SPI
Maximum Clock Frequency
5 MHz
Access Time
150 ns
Supply Voltage (max)
6.5 V
Supply Voltage (min)
1.8 V
Maximum Operating Current
3 mA
Maximum Operating Temperature
+ 130 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V, 3.3 V, 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-6354-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95256-RMN6TP
Manufacturer:
ST
Quantity:
15 000
Part Number:
M95256-RMN6TP
Manufacturer:
ST
0
Part Number:
M95256-RMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95256-RMN6TP
0
Instructions
5.3
5.3.1
5.3.2
5.3.3
5.3.4
16/47
Read Status Register (RDSR)
The Read Status Register (RDSR) instruction allows the Status Register to be read. The
Status Register may be read at any time, even while a Write or Write Status Register cycle
is in progress. When one of these cycles is in progress, it is recommended to check the
Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible
to read the Status Register continuously, as shown in
The status and control bits of the Status Register are as follows:
WIP bit
The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write
Status Register cycle. When set to 1, such a cycle is in progress, when reset to 0 no such
cycle is in progress.
WEL bit
The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch.
When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable
Latch is reset and no Write or Write Status Register instruction is accepted.
BP1, BP0 bits
The Block Protect (BP1, BP0) bits are non-volatile. They define the size of the area to be
software protected against Write instructions. These bits are written with the Write Status
Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set to
1, the relevant memory area (as defined in
(WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the
Hardware Protected mode has not been set.
SRWD bit
The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write
Protect (W) signal. The Status Register Write Disable (SRWD) bit and Write Protect (W)
signal allow the device to be put in the Hardware Protected mode (when the Status Register
Write Disable (SRWD) bit is set to 1, and Write Protect (W) is driven low). In this mode, the
non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits and the
Write Status Register (WRSR) instruction is no longer accepted for execution.
Table 5.
Status Register Write Protect
SRWD
b7
Status Register format
0
0
Doc ID 12276 Rev 13
0
Table
M95256-DR, M95256, M95256-W, M95256-R
5) becomes protected against Write
BP1
Block Protect Bits
Figure
Write Enable Latch Bit
8.
BP0
WEL
Write In Progress Bit
WIP
b0

Related parts for M95256-RMN6TP