CY62167DV30LL-55BVI Cypress Semiconductor Corp, CY62167DV30LL-55BVI Datasheet - Page 9

IC SRAM 16MBIT 55NS 48VFBGA

CY62167DV30LL-55BVI

Manufacturer Part Number
CY62167DV30LL-55BVI
Description
IC SRAM 16MBIT 55NS 48VFBGA
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY62167DV30LL-55BVI

Memory Size
16M (2M x 8 or 1M x 16)
Format - Memory
RAM
Memory Type
SRAM
Speed
55ns
Interface
Parallel
Voltage - Supply
2.2 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
48-VFBGA
Memory Configuration
2M X 8 / 1M X 16
Access Time
55ns
Supply Voltage Range
2.2V To 3.6V
Memory Case Style
BGA
No. Of Pins
48
Rohs Compliant
No
Lead Free Status / RoHS Status
Contains lead / RoHS compliant by exemption

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY62167DV30LL-55BVI
Manufacturer:
CY
Quantity:
4 754
Part Number:
CY62167DV30LL-55BVI
Manufacturer:
CYPRESS
Quantity:
188
Part Number:
CY62167DV30LL-55BVI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY62167DV30LL-55BVIES
Manufacturer:
CY
Quantity:
10
Part Number:
CY62167DV30LL-55BVIES
Quantity:
16
Part Number:
CY62167DV30LL-55BVIT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Switching Waveforms
Document Number : 38-05328 Rev. *I
ADDRESS
Notes
26. The internal Write time of the memory is defined by the overlap of WE, CE
27. Data I/O is high-impedance if OE = V
28. If CE
29. During this period, the I/Os are in output state and input signals should not be applied.
DATA I/O
ADDRESS
BHE
BHE/BLE
DATA I/O
a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal
that terminates the Write.
CE
/BLE
1
CE
WE
CE
CE
goes HIGH and CE
WE
OE
2
1
2
1
Note 29
Note 29
2
goes LOW simultaneously with WE = V
t
SA
(continued)
IH
Figure 5. Write Cycle 2 (CE
t
HZOE
Figure 6. Write Cycle 3 (WE Controlled, OE LOW)
t
HZWE
t
SA
t
AW
t
AW
IH
, the output remains in a high-impedance state.
t
t
BW
SCE
1
t
= V
WC
t
WC
1
t
PWE
IL
t
or CE
, BHE and/or BLE = V
BW
VALID DATA
t
t
PWE
SD
2
Controlled)
t
SCE
VALID DATA
t
SD
IL
, and CE
[26, 27, 28]
[28]
2
= V
IH
CY62167DV30 MoBL
t
HA
. All signals must be ACTIVE to initiate
t
t
HA
LZWE
t
HD
t
HD
Page 9 of 17

Related parts for CY62167DV30LL-55BVI