IDT72T6360L6BB IDT, Integrated Device Technology Inc, IDT72T6360L6BB Datasheet - Page 20

no-image

IDT72T6360L6BB

Manufacturer Part Number
IDT72T6360L6BB
Description
IC FLOW-CTRL 36BIT 6NS 324-BGA
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT72T6360L6BB

Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
72T6360L6BB

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72T6360L6BB
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72T6360L6BBG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
ERROR DETECTION AND CORRECTION
integrity between the DDR SDRAM interface and the SFC. The EDC corrects
all single bit hard and soft errors that are accessed from the DDR SDRAM.
Multiple bit errors are not detected nor corrected.
correction logic. When the EDC is enabled, the check bit generator will generate
8 syndrome bits on the 8-byte boundary. The 8 syndrome bits are written into
the DDR SDRAM along with the data. The SFC will burst write two cycles for
data, and one cycle for syndrome bits. In order to minimize overhead and
TABLE 8 – MIC[2:0] CONFIGURATIONS
IDT72T6360 2.5V, SEQUENTIAL FLOW-CONTROL DEVICE
x9, x18, x36 BIT WIDE CONFIGURATION
The Error Detection and Correction (EDC) feature is available to ensure data
The EDC logic blocks consist of a check bit generator and error detection
Configuration 1
Configuration 2
Configuration 3
Configuration 4
Configuration 5
Configuration 6
Configuration 7
MIC [2:0] = 000
MIC [2:0] = 001
MIC [2:0] = 111
MIC [2:0] = 100
MIC [2:0] = 000
MIC [2:0] = 100
MIC [2:0] = 111
EDC Off
MIC [2:0] = 010
MIC [2:0] = 011
MIC [2:0] = 101
MIC [2:0] = 110
MIC [2:0] = 010
MIC [2:0] = 110
MIC [2:0] = 101
EDC On
20
increase throughput, not all memory in the DDR SDRAM is utilized. Table 5 lists
the total usable memory for all 7 configurations when the EDC is enabled.
to the error detection correction logic block and decoded to determine whether
there are any single bit errors on the data. Single bit errors will be corrected
and data is passed through to the QP cache.
dynamics of the total usable memory in the DDR SDRAM and the SFC operating
speed will vary, listed in Tables 6 and 7. Table 8 shows how to enable the EDC
feature for the 7 configurations
When a read operation is performed, the syndrome bits will be transferred
The EDC is enabled using the MIC[2:0] pins. When the EDC is enabled, the
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
FEBRUARY 10, 2009

Related parts for IDT72T6360L6BB