PS11017 Powerex Inc, PS11017 Datasheet - Page 5

no-image

PS11017

Manufacturer Part Number
PS11017
Description
IC CONV AC-DC 3-PHASE 600V 50A
Manufacturer
Powerex Inc
Datasheet

Specifications of PS11017

Voltage - Output
600V
Number Of Outputs
1
Power (watts)
30000W
Applications
Commercial
Power Supply Type
Switching (Closed Frame)
Voltage - Input
450VAC
Mounting Type
Through Hole
1st Output
600 VDC @ 50A
Size / Dimension
4.53" L x 2.99" W x 0.8" H (115mm x 76mm x 20.4mm)
Power (watts) - Rated
30000W
Operating Temperature
-20°C ~ 100°C
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PS11017
Manufacturer:
MITSUBISHI
Quantity:
45
Part Number:
PS11017
Manufacturer:
MITSUBISHI
Quantity:
530
Part Number:
PS11017
Manufacturer:
MITSUBISHI/三菱
Quantity:
20 000
Part Number:
PS11017-A
Manufacturer:
MITSUBISHI
Quantity:
560
Fig. 4 OUTPUT CURRENT ANALOGUE SIG-
Fig. 6 INPUT INTERLOCK OPERATION TIMING CHART
Note : Input interlock protection circuit ; It is operated when the input signals for any upper-arm / lower-arm pair of a phase are simulta-
Fig. 7 TIMING CHART AND SHORT CIRCUIT PROTECTION OPERATION
Note : Short circuit protection operation. The protection operates with “F
neously in “LOW” level.
By this interlocking, both upper and lower IGBTs of this mal-triggered phase are cut off, and “F
interlock” operation the circuit is latched. The “F
whichever comes in later.
gate shutdown is given only to the IGBT that senses an overload (excluding the IGBT for the “Brake”).
NALING LINEARITY
V
C
–400
5
4
3
2
1
0
Input signal V
Input signal V
Gate signal V
(ASIPM internal)
Gate signal V
(ASIPM internal)
min
Real load current peak value.(%)(I
–300
max
Input signal V
upper arm
Short circuit sensing signal V
Gate signal Vo of each phase
upper arm(ASIPM internal)
–200
Analogue output signal
CIN(p)
CIN(n)
o(p)
o(n)
–100
V
data hold range
(Fig. 4)
C
of each phase upper arm
of each phase upper arm
(200%)
of each phase upper arm
of each phase lower arm
CIN
Error output F
0
of each phase
V
C0
100
Error output F
V
T
200
C
DH
=
c
=15V
O1
V
=I
S
20
C
o
+(200%)
300
~
100˚C
2)
0V
0V
0V
0V
O1
400
V
C
+
0V
0V
0V
0V
0V
O
” is reset by the high-to-low going edge of either an upper-leg, or a lower-leg input,
Note ; Ringing happens around the point where the signal output
Fig. 5 OUTPUT CURRENT ANALOGUE SIGNALING
O
” flag and reset on a pulse-by-pulse scheme. The protection by
voltage changes state from “analogue” to “data hold” due
to test circuit arrangement and instrumentational trouble.
Therefore, the rate of change is measured at a 5 s delayed point.
“DATA HOLD” DEFINITION
0V
V
C
r
S
CH
C
=
delay time
V
CH
V
(5 s)
CH
(505 s)-V
V
500 s
CH
(5 s)
O
” signal is outputted. After an “input
CH
(5 s)
V
CH
INSULATED TYPE
(505 s)
FLAT-BASE TYPE
PS11017
May 2001

Related parts for PS11017