PIC18F27J13-I/SO Microchip Technology, PIC18F27J13-I/SO Datasheet - Page 144

no-image

PIC18F27J13-I/SO

Manufacturer Part Number
PIC18F27J13-I/SO
Description
IC PIC MCU 128KB FLASH 28SOIC
Manufacturer
Microchip Technology
Series
PIC® XLP™ 18Fr

Specifications of PIC18F27J13-I/SO

Core Size
8-Bit
Program Memory Size
128KB (64K x 16)
Core Processor
PIC
Speed
48MHz
Connectivity
I²C, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
22
Program Memory Type
FLASH
Ram Size
3.8K x 8
Voltage - Supply (vcc/vdd)
2.15 V ~ 3.6 V
Data Converters
A/D 10x10b/12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Controller Family/series
PIC18
Cpu Speed
48MHz
Digital Ic Case Style
SOIC
Supply Voltage Range
1.8V To 5.5V
Embedded Interface Type
I2C, SPI, USART
Rohs Compliant
Yes
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
4 KB
Interface Type
I2C, SPI, EUSART
Maximum Clock Frequency
48 MHz
Number Of Programmable I/os
19
Number Of Timers
8
Operating Supply Voltage
2 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
DM164128, DM180021, DM183026-2, DV164131, MA180030, DM183022, DM183032, DV164136, MA180024
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 10 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
MA180030 - BOARD DEMO PIC18F47J13 FS USBMA180029 - BOARD DEMO PIC18F47J53 FS USB
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F27J13-I/SO
Manufacturer:
ST
Quantity:
53 700
PIC18F47J13 FAMILY
TABLE 10-3:
DS39974A-page 144
RA0/AN0/C1INA/
ULPWU/PMA6/
RP0
RA1/AN1/C2INA/
V
PMA7/RP1
RA2/AN2/C2INB/
C1IND/C3INB/
V
RA3/AN3/C1INB/
V
Legend: DIG = Digital level output; TTL = TTL input buffer; ST = Schmitt Trigger input buffer; ANA = Analog level
Note 1:
BG
REF
REF
/CTDIN/
-/CV
+
Pin
REF
input/output; x = Don’t care (TRISx bit does not affect port direction or is overridden for this option)
This bit is only available on 44-pin devices (PIC18F46J13, PIC18F47J13, PIC18LF46J13 and
PIC18LF47J13).
PORTA I/O SUMMARY
Function
ULPWU
PMA6
PMA7
C1INA
C2INA
CTDIN
C2INB
C1IND
C3INB
CV
C1INB
V
V
RA0
AN0
RP0
RA1
AN1
RP1
RA2
AN2
RA3
AN3
V
REF
REF
BG
REF
(1)
(1)
+
-
Setting
TRIS
1
0
1
1
1
x
1
0
1
0
1
1
x
1
1
0
1
0
0
1
1
1
0
1
1
1
x
0
1
1
1
1
I/O
I/O
O
O
O
O
O
O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
ST/TTL/
ST/TTL Parallel Master Port (io_addr_in[7]).
Type
ANA
ANA
ANA
ANA
ANA
ANA
ANA
ANA
ANA
ANA
ANA
ANA
ANA
ANA
ANA
ANA
TTL
DIG
DIG
TTL
DIG
DIG
DIG
DIG
TTL
DIG
TTL
DIG
I/O
ST
ST
ST
Preliminary
PORTA<0> data input; disabled when analog input is enabled.
LATA<0> data output; not affected by analog input.
A/D Input Channel 0 and Comparator C1- input. Default
input configuration on POR; does not affect digital output.
Comparator 1 Input A.
Ultra low-power wake-up input.
Parallel Master Port digital I/O.
Remappable Peripheral Pin 0 input.
Remappable Peripheral Pin 0 output.
PORTA<1> data input; disabled when analog input is enabled.
LATA<1> data output; not affected by analog input.
A/D Input Channel 1 and Comparator C2- input. Default
input configuration on POR; does not affect digital output.
Comparator 1 Input A.
Band Gap Voltage Reference output. (Enabled by setting
the VBGOE bit (WDTCON<4>.)
CTMU pulse delay input.
Parallel Master Port address.
Remappable Peripheral Pin 1 input.
Remappable Peripheral Pin 1 output
LATA<2> data output; not affected by analog input. Disabled
when CV
PORTA<2> data input. Disabled when analog functions are
enabled; disabled when CV
A/D Input Channel 2 and Comparator C2+ input. Default
input configuration on POR; not affected by analog output.
Comparator 2 Input B.
CTMU pulse generator charger for the C2INB comparator
input.
Comparator 1 Input D.
Comparator 3 Input B.
A/D and comparator voltage reference low input.
Comparator voltage reference output. Enabling this feature
disables digital I/O.
LATA<3> data output; not affected by analog input.
PORTA<3> data input; disabled when analog input is enabled.
A/D Input Channel 3 and Comparator C1+ input. Default
input configuration on POR.
Comparator 1 Input B
A/D and comparator voltage reference high input.
REF
output is enabled.
Description
REF
 2010 Microchip Technology Inc.
output is enabled.

Related parts for PIC18F27J13-I/SO