P89V51RD2FBC,557 NXP Semiconductors, P89V51RD2FBC,557 Datasheet - Page 55

IC 80C51 MCU FLASH 64K 44-TQFP

P89V51RD2FBC,557

Manufacturer Part Number
P89V51RD2FBC,557
Description
IC 80C51 MCU FLASH 64K 44-TQFP
Manufacturer
NXP Semiconductors
Series
89Vr
Datasheet

Specifications of P89V51RD2FBC,557

Program Memory Type
FLASH
Program Memory Size
64KB (64K x 8)
Package / Case
44-TQFP, 44-VQFP
Core Processor
8051
Core Size
8-Bit
Speed
40MHz
Connectivity
SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
32
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
P89V5x
Core
80C51
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
SPI/UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
32
Number Of Timers
3
Operating Supply Voltage
5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
622-1017 - BOARD 44-ZIF PLCC SOCKET622-1001 - USB IN-CIRCUIT PROG 80C51ISP
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-1291
935276047557
P89V51RD2FBC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P89V51RD2FBC,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
Table 43.
P89V51RB2_RC2_RD2_5
Product data sheet
Description
Ext. Int0
Brownout
T0
Ext. Int1
T1
PCA
UART/SPI
T2
Interrupt polling sequence
6.10 Security bit
6.11 Interrupt priority and polling sequence
Interrupt flag
IE0
-
TF0
IE1
TF1
CF/CCFn
TI/RI/SPIF
TF2, EXF2
The Security Bit protects against software piracy and prevents the contents of the flash
from being read by unauthorized parties in Parallel Programmer mode. It also protects
against code corruption resulting from accidental erasing and programming to the internal
flash memory.
When the Security Bit is activated all parallel programming commands except for
Chip-Erase are ignored (thus the device cannot be read). However, ISP reading, writing,
or erasing of the user’s code can still be performed if the serial number and length has not
been programmed. Therefore, when a user requests to program the Security Bit, the
programmer should prompt the user and program a serial number into the device.
The device supports eight interrupt sources under a four level priority scheme.
summarizes the polling sequence of the supported interrupts. Note that the SPI serial
interface and the UART share the same interrupt vector. (See
Vector address Interrupt
0003H
004BH
000BH
0013H
001BH
0033H
0023H
002BH
Rev. 05 — 12 November 2009
enable
EX0
EBO
ET0
EX1
ET1
EC
ES
ET2
Interrupt
priority
PX0/H
PBO/H
PT0/H
PX1/H
PT1/H
PPCH
PS/H
PT2/H
P89V51RB2/RC2/RD2
8-bit microcontrollers with 80C51 core
Service
priority
1 (highest)
2
3
4
5
6
7
8
Figure
27).
© NXP B.V. 2009. All rights reserved.
Wake-up
power-down
yes
no
no
yes
no
no
no
no
Table 43
55 of 80

Related parts for P89V51RD2FBC,557