Z8F082AQB020SG Zilog, Z8F082AQB020SG Datasheet - Page 94

IC ENCORE XP MCU FLASH 8K 8-QFN

Z8F082AQB020SG

Manufacturer Part Number
Z8F082AQB020SG
Description
IC ENCORE XP MCU FLASH 8K 8-QFN
Manufacturer
Zilog
Series
Encore!® XP®r
Datasheets

Specifications of Z8F082AQB020SG

Core Processor
Z8
Core Size
8-Bit
Speed
20MHz
Connectivity
IrDA, UART/USART
Peripherals
Brown-out Detect/Reset, LED, LVD, POR, PWM, Temp Sensor, WDT
Number Of I /o
6
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
8-VQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Other names
269-3809

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8F082AQB020SG
Manufacturer:
Maxim
Quantity:
43
Table 48. Timer 0–1 Control Register 0 (TxCTL0)
Timer Control Register Definitions
BITS
FIELD
RESET
R/W
ADDR
PS022825-0908
Timer 0–1 Control Registers
TMODEHI
R/W
7
0
Time 0–1 Control Register 0
The Timer Control Register 0 (TxCTL0) and Timer Control Register 1 (TxCTL1) deter-
mine the timer operating mode
band delay, two bits to configure timer interrupt definition, and a status bit to identify if
the most recent timer interrupt is caused by an input capture event.
TMODEHI—Timer Mode High Bit
This bit along with the TMODE field in TxCTL1 register determines the operating mode
of the timer. This is the most significant bit of the Timer mode selection value. See the
TxCTL1 register description for details of the full timer mode decoding.
TICONFIG—Timer Interrupt Configuration
This field configures timer interrupt definition.
Reserved—Must be 0.
PWMD—PWM Delay value
This field is a programmable delay to control the number of system clock cycles delay
before the Timer Output and the Timer Output Complement are forced to their active state.
0x = Timer Interrupt occurs on all defined Reload, Compare and Input Events
10 = Timer Interrupt only on defined Input Capture/Deassertion Events
11 = Timer Interrupt only on defined Reload/Compare Events
000 = No delay
001 = 2 cycles delay
010 = 4 cycles delay
011 = 8 cycles delay
100 = 16 cycles delay
101 = 32 cycles delay
R/W
6
0
TICONFIG
R/W
5
0
Reserved
(Table
R/W
4
0
F06H, F0EH
48). It also includes a programmable PWM dead-
R/W
3
0
Z8 Encore! XP
PWMD
R/W
2
0
Product Specification
R/W
1
0
®
F082A Series
INPCAP
R
0
0
Timers
83

Related parts for Z8F082AQB020SG