SAF-C161S-L25M AA Infineon Technologies, SAF-C161S-L25M AA Datasheet - Page 68

IC MCU 16BIT ROM/LESS MQFP-80-7

SAF-C161S-L25M AA

Manufacturer Part Number
SAF-C161S-L25M AA
Description
IC MCU 16BIT ROM/LESS MQFP-80-7
Manufacturer
Infineon Technologies
Series
C16xxr
Datasheet

Specifications of SAF-C161S-L25M AA

Core Processor
C166
Core Size
16-Bit
Speed
25MHz
Connectivity
EBI/EMI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
63
Program Memory Type
ROMless
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
80-SQFP
Data Bus Width
16 bit
Data Ram Size
2 KB
Interface Type
ASC, SSC
Maximum Clock Frequency
25 MHz
Number Of Programmable I/os
63
Number Of Timers
5
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Packages
PG-MQFP-80
Max Clock Frequency
25.0 MHz
Sram (incl. Cache)
2.0 KByte
Program Memory
0.0 KByte
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details
Other names
F161SL25MAAXT
SAF-C161S-L25MAA
SAF-C161S-L25MAAINTR
SAF-C161S-L25MAATR
SAF-C161S-L25MAATR
SAFC161SL25MAAXT
SP000014947
Table 19
ALE cycle time = 4 TCL + 2
Parameter
Data hold after WR
ALE rising edge after RD,
WR
Address hold after WR
ALE falling edge to CS
CS low to Valid Data In
CS hold after RD, WR
ALE falling edge to
RdCS, WrCS (with
RW-delay)
ALE falling edge to
RdCS, WrCS (no
RW-delay)
RdCS to Valid Data In
(with RW-delay)
RdCS to Valid Data In
(no RW-delay)
RdCS, WrCS Low Time
(with RW-delay)
RdCS, WrCS Low Time
(no RW-delay)
Data valid to WrCS
Data hold after RdCS
Data float after RdCS
(with RW-delay)
Data Sheet
Demultiplexed Bus (Reduced Supply Voltage Range) (cont’d)
(Operating Conditions apply)
1)
3)
2)
3)
3)
Symbol
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
24
26
28
38
39
41
42
43
46
47
48
49
50
51
53
t
A
+
t
C
CC 15 +
CC -12 +
CC 0 +
CC -8 -
SR –
CC 9 +
CC 19 +
CC -6 +
SR –
SR –
CC 38 +
CC 63 +
CC 28 +
SR 0
SR –
+
t
F
Min.
Max. CPU Clock
(100 ns at 20 MHz CPU clock without waitstates)
t
t
= 20 MHz
t
F
F
64
t
A
t
t
t
t
t
A
F
t
A
C
C
C
F
Max.
10 -
47 +
t
20 +
45 +
30 +
C
+ 2
t
t
t
t
A
t
C
C
F
A
1 / 2TCL = 1 to 20 MHz
Min.
TCL - 10
+
-12 +
0 +
-8 -
TCL - 16
+
TCL - 6
+
-6
+
2TCL - 12
+
3TCL - 12
+
2TCL - 22
+
0
Variable CPU Clock
t
t
t
t
t
t
t
F
F
A
A
C
C
C
t
t
F
A
Timing Characteristics
t
F
Max.
10 -
3TCL - 28
+
2TCL - 30
+
3TCL - 30
+
2TCL - 20
+ 2
t
t
t
C
C
C
t
A
+ 2
t
V1.0, 2003-11
A
+
t
t
F
A
1)
C161S
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for SAF-C161S-L25M AA