PIC32MX340F128H-80I/MR Microchip Technology, PIC32MX340F128H-80I/MR Datasheet - Page 97

IC MCU 32BIT 128KB FLASH 64QFN

PIC32MX340F128H-80I/MR

Manufacturer Part Number
PIC32MX340F128H-80I/MR
Description
IC MCU 32BIT 128KB FLASH 64QFN
Manufacturer
Microchip Technology
Series
PIC® 32MXr

Specifications of PIC32MX340F128H-80I/MR

Core Size
32-Bit
Program Memory Size
128KB (128K x 8)
Core Processor
MIPS32® M4K™
Speed
80MHz
Connectivity
I²C, IrDA, LIN, PMP, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
53
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.3 V ~ 3.6 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-VFQFN, Exposed Pad
Controller Family/series
PIC32
No. Of I/o's
53
Ram Memory Size
32KB
Cpu Speed
80MHz
No. Of Timers
6
No. Of Pwm Channels
5
Embedded Interface Type
EUSART, I2C, PSP, SPI
Processor Series
PIC32MX3xx
Core
MIPS
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
EUART, I2C, SPI
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
53
Number Of Timers
5
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52713-733, 52714-737
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, DM320001, DM320002, MA320001
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 16 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
876-1000 - PIC32 BREAKOUT BOARD
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC32MX340F128H-80I/MR
Manufacturer:
Microchip Technology
Quantity:
135
10.0
The PIC32MX Direct Memory Access (DMA) controller
is a bus master module useful for data transfers
between different devices without CPU intervention.
The source and destination of a DMA transfer can be
any of the memory mapped modules existent in the
PIC32MX (such as Peripheral Bus (PBUS) devices:
SPI, UART, I
Following are some of the key features of the DMA
controller module:
• Four Identical Channels, each featuring:
FIGURE 10-1:
© 2010 Microchip Technology Inc.
- Auto-Increment Source and Destination
- Source and Destination Pointers
- Memory to Memory and Memory to
INT Controller
Note 1: This data sheet summarizes the features
Peripheral Bus
Address Registers
Peripheral Transfers
2: Some registers and associated bits
DIRECT MEMORY ACCESS
(DMA) CONTROLLER
of the PIC32MX3XX/4XX family of
devices. It is not intended to be a compre-
hensive reference source. To comple-
ment the information in this data sheet,
refer to Section 31. “Direct Memory
Access (DMA) Controller” (DS61117) of
the “PIC32MX Family Reference Man-
ual”, which is available from the Microchip
web site (www.microchip.com/PIC32).
described in this section may not be avail-
able on all devices. Refer to Section 4.0
“Memory Organization” in this data
sheet for device-specific register and bit
information.
2
C™, etc.) or memory itself.
Global Control
(DMACON)
DMA BLOCK DIAGRAM
Address
Decoder
System IRQ
Channel 0
Channel 1
Channel n
Control
Control
Control
• Automatic Word-Size Detection:
• Fixed Priority Channel Arbitration
• Flexible DMA Channel Operating Modes:
• Flexible DMA Requests:
• Multiple DMA Channel Status Interrupts:
• DMA Debug Support Features:
• CRC Generation Module:
Channel Priority
- Transfer Granularity, down to byte level
- Bytes need not be word-aligned at source
- Manual (software) or automatic (interrupt)
- One-Shot or Auto-Repeat Block Transfer
- Channel-to-channel chaining
- A DMA request can be selected from any of
- Each channel can select any (appropriate)
- A DMA transfer abort can be selected from
- Pattern (data) match transfer termination
- DMA channel block transfer complete
- Source empty or half empty
- Destination full or half-full
- DMA transfer aborted due to an external
- Invalid DMA address generated
- Most recent address accessed by a DMA
- Most recent DMA channel to transfer data
- CRC module can be assigned to any of the
- CRC module is highly configurable
Arbitration
I
I
I
I
and destination
DMA requests
modes
the peripheral interrupt sources
observable interrupt as its DMA request
source
any of the peripheral interrupt sources
event
channel
available channels
0
1
2
n
PIC32MX3XX/4XX
Y
Interface
Bus
Device Bus + Bus Arbitration
DS61143G-page 97

Related parts for PIC32MX340F128H-80I/MR