ATXMEGA192D3-AU Atmel, ATXMEGA192D3-AU Datasheet - Page 107

MCU AVR 192K FLASH 64TQFP

ATXMEGA192D3-AU

Manufacturer Part Number
ATXMEGA192D3-AU
Description
MCU AVR 192K FLASH 64TQFP
Manufacturer
Atmel
Series
AVR® XMEGAr
Datasheets

Specifications of ATXMEGA192D3-AU

Core Processor
AVR
Core Size
8/16-Bit
Speed
32MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
50
Program Memory Size
192KB (96K x 16)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 3.6 V
Data Converters
A/D 16x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TQFP, 64-VQFP
Controller Family/series
ATXMEGA
No. Of I/o's
50
Eeprom Memory Size
2KB
Ram Memory Size
16KB
Cpu Speed
32MHz
Rohs Compliant
Yes
Processor Series
XMEGA
Core
AVR
Data Bus Width
8 bit, 16 bit
Data Ram Size
16 KB
Interface Type
SPI, TWI, USART
Maximum Clock Frequency
32 MHz
Number Of Programmable I/os
50
Number Of Timers
5
Operating Supply Voltage
2.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR, EWAVR-BL
Minimum Operating Temperature
- 40 C
Operating Temperature Range
- 40 C to + 85 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATXMEGA192D3-AU
Manufacturer:
CYPRESS
Quantity:
101
Part Number:
ATXMEGA192D3-AU
Manufacturer:
ATMEL
Quantity:
70
Part Number:
ATXMEGA192D3-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATXMEGA192D3-AUR
Manufacturer:
Atmel
Quantity:
10 000
36.1.3
8068T–AVR–12/10
rev. A
1. Bandgap voltage input for the ACs cannot be changed when used for both ACs
2. ADC gain stage output range is limited to 2.4 V
3. Sampled BOD in Active mode will cause noise when bandgap is used as reference
Bandgap voltage input for the ACs cannot be changed when used for both ACs simultaneously
ADC gain stage output range is limited to 2.4V
Sampled BOD in Active mode will cause noise when bandgap is used as reference
Flash Power Reduction Mode can not be enabled when entering sleep mode
JTAG enable does not override Analog Comparator B output
Bandgap measurement with the ADC is non-functional when V
DAC refresh may be blocked in S/H mode
BOD will be enabled after any reset
Both DFLLs and both oscillators has to be enabled for one to work
Operating frequency and voltage limitations
Inverted I/O enable does not affect Analog Comparator Outpu
simultaneously
If the bandgap voltage is selected as input for one Analog Comparator (AC) and then
selected/deselected as input for the another AC, the first comparator will be affected for up
to 1 us and could potentially give a wrong comparison result.
Problem fix/Workaround
If the Bandgap is required for both ACs simultaneously, configure the input selection for both
ACs before enabling any of them.
The amplified output of the ADC gain stage will never go above 2.4 V, hence the differential
input will only give correct output when below 2.4 V/gain. For the available gain settings, this
gives a differential input range of:
Problem fix/Workaround
Keep the amplified voltage output from the ADC gain stage below 2.4 V in order to get a cor-
rect result, or keep ADC voltage reference below 2.4 V.
Using the BOD in sampled mode when the device is running in Active or Idle mode will add
noise on the bandgap reference for ADC, DAC and Analog Comparator.
Problem fix/Workaround
If the bandgap is used as reference for either the ADC, DAC and Analog Comparator, the
BOD must not be set in sampled mode.
16x
32x
64x
1x
2x
4x
8x
gain:
gain:
gain:
gain:
gain:
gain:
gain:
300
150
2.4
1.2
0.6
75
38
V
V
V
mV
mV
mV
mV
t
CC
is below 2.7V
XMEGA A3
107

Related parts for ATXMEGA192D3-AU