S9S08AW16AE0MFT Freescale Semiconductor, S9S08AW16AE0MFT Datasheet - Page 161

no-image

S9S08AW16AE0MFT

Manufacturer Part Number
S9S08AW16AE0MFT
Description
MCU 16K FLASH AUTO MONET 48-QFN
Manufacturer
Freescale Semiconductor
Series
HCS08r
Datasheets

Specifications of S9S08AW16AE0MFT

Core Processor
HCS08
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SCI, SPI
Peripherals
LVD. POR, PWM, WDT
Number Of I /o
38
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
48-QFN Exposed Pad
Controller Family/series
HCS08
No. Of I/o's
38
Ram Memory Size
1KB
Cpu Speed
40MHz
No. Of Timers
2
Rohs Compliant
Yes
Processor Series
S08AW
Core
HCS08
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
I2C, SCI, SPI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
54
Number Of Timers
2
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWS08
Development Tools By Supplier
DEMO9S08AW60E
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Height
1 mm
Length
7 mm
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.7 V
Width
7 mm
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
10.3
The TPMV3 is the latest version of the Timer/PWM module that addresses errata found in previous
versions. The following section outlines the differences between TPMV3 and TPMV2 modules, and any
considerations that should be taken when porting code.
Freescale Semiconductor
Write to TPMxCnTH:L registers
Any write to TPMxCNTH or TPMxCNTL registers
Read of TPMxCNTH:L registers
In BDM mode, any read of TPMxCNTH:L registers
In BDM mode, a write to TPMxSC, TPMxCNTH or TPMxCNTL Clears this read coherency
Read of TPMxCnVH:L registers
In BDM mode, any read of TPMxCnVH:L registers
In BDM mode, a write to TPMxCnSC
Write to TPMxCnVH:L registers
In Input Capture mode, writes to TPMxCnVH:L registers
In Output Compare mode, when (CLKSB:CLKSA not = 0:0),
writes to TPMxCnVH:L registers
TPMV3 Differences from Previous Versions
Action
Table 10-1. TPMV2 and TPMV3 Porting Considerations
3
1
2
1
MC9S08AC16 Series Data Sheet, Rev. 8
3
Clears the TPM counter
(TPMxCNTH:L) and the
prescaler counter.
Returns the value of the TPM
counter that is frozen.
mechanism.
Returns the value of the
TPMxCnVH:L register.
Clears this read coherency
mechanism.
Not allowed.
Update the TPMxCnVH:L
registers with the value of
their write buffer at the next
change of the TPM counter
(end of the prescaler
counting) after the second
byte is written.
TPMV3
Chapter 10 Timer/PWM (S08TPMV3)
Clears the TPM counter
(TPMxCNTH:L) only.
If only one byte of the
TPMxCNTH:L registers was
read before the BDM mode
became active, returns the
latched value of TPMxCNTH:L
from the read buffer (instead of
the frozen TPM counter value).
Does not clear this read
coherency mechanism.
If only one byte of the
TPMxCnVH:L registers was
read before the BDM mode
became active, returns the
latched value of TPMxCNTH:L
from the read buffer (instead of
the value in the TPMxCnVH:L
registers).
Does not clear this read
coherency mechanism.
Allowed.
Always update these registers
when their second byte is
written.
TPMV2
161

Related parts for S9S08AW16AE0MFT