PIC18C442-E/L Microchip Technology, PIC18C442-E/L Datasheet - Page 118

IC MCU OTP 8KX16 A/D 44PLCC

PIC18C442-E/L

Manufacturer Part Number
PIC18C442-E/L
Description
IC MCU OTP 8KX16 A/D 44PLCC
Manufacturer
Microchip Technology
Series
PIC® 18Cr

Specifications of PIC18C442-E/L

Core Processor
PIC
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
33
Program Memory Size
16KB (8K x 16)
Program Memory Type
OTP
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
44-PLCC
For Use With
DVA16XL441 - ADAPTER DEVICE ICE 44PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Other names
PIC18C442E/L

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18C442-E/L
Manufacturer:
Microchip Technology
Quantity:
10 000
PIC18CXX2
14.2
The MSSP module has three associated registers.
These include a status register (SSPSTAT) and two
control registers (SSPCON1 and SSPCON2).
REGISTER 14-1:
DS39026C-page 116
Control Registers
bit 7
bit 6
bit 5
bit 4
SSPSTAT: MSSP STATUS REGISTER
bit 7
SMP: Sample bit
SPI Master mode:
1 = Input data sampled at end of data output time
0 = Input data sampled at middle of data output time
SPI Slave mode:
SMP must be cleared when SPI is used in Slave mode
In I
1 = Slew rate control disabled for standard speed mode (100 kHz and 1 MHz)
0 = Slew rate control enabled for high speed mode (400 kHz)
CKE: SPI Clock Edge Select bit
CKP = 0:
1 = Data transmitted on rising edge of SCK
0 = Data transmitted on falling edge of SCK
CKP = 1:
1 = Data transmitted on falling edge of SCK
0 = Data transmitted on rising edge of SCK
D/A: Data/Address bit (I
1 = Indicates that the last byte received or transmitted was data
0 = Indicates that the last byte received or transmitted was address
P: STOP bit
(I
1 = Indicates that a STOP bit has been detected last (this bit is ’0’ on RESET)
0 = STOP bit was not detected last
Legend:
R = Readable bit
- n = Value at POR
2
R/W-0
C mode only. This bit is cleared when the MSSP module is disabled, SSPEN is cleared.)
SMP
2
C Master or Slave mode:
R/W-0
CKE
W = Writable bit
’1’ = Bit is set
2
C mode only)
R-0
D/A
R-0
P
U = Unimplemented bit, read as ‘0’
’0’ = Bit is cleared
R-0
S
R/W
R-0
2001 Microchip Technology Inc.
x = Bit is unknown
R-0
UA
R-0
BF
bit 0

Related parts for PIC18C442-E/L