MC68HC705C8AVFNE Freescale Semiconductor, MC68HC705C8AVFNE Datasheet - Page 142

no-image

MC68HC705C8AVFNE

Manufacturer Part Number
MC68HC705C8AVFNE
Description
IC MCU 8BIT 44-PLCC
Manufacturer
Freescale Semiconductor
Series
HC05r
Datasheet

Specifications of MC68HC705C8AVFNE

Core Processor
HC05
Core Size
8-Bit
Speed
2.1MHz
Connectivity
SCI, SPI
Peripherals
POR, WDT
Number Of I /o
24
Program Memory Size
8KB (8K x 8)
Program Memory Type
OTP
Ram Size
304 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
44-PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC705C8AVFNE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Serial Peripheral Interface (SPI)
11.4 Operation
Technical Data
142
$000A
$000B
$000C
Addr.
SPI Control Register
SPI Status Register
SPI Data Register
Register Name
See page 149.
See page 151.
See page 149.
(SPCR)
(SPDR)
(SPSR)
The master/slave SPI allows full-duplex, synchronous, serial
communication between the microcontroller unit (MCU) and peripheral
devices, including other MCUs. As the 8-bit shift register of a master SPI
transmits each byte to another device, a byte from the receiving device
enters the master SPI shift register. A clock signal from the master SPI
synchronizes data transmission.
Only a master SPI can initiate transmissions. Software begins the
transmission from a master SPI by writing to the SPI data register
(SPDR). The SPDR does not buffer data being transmitted from the SPI.
Data written to the SPDR goes directly into the shift register and begins
the transmission immediately under the control of the serial clock. The
transmission ends after eight cycles of the serial clock when the SPI flag
(SPIF) becomes set. At the same time that SPIF becomes set, the data
shifted into the master SPI from the receiving device transfers to the
SPDR. The SPDR buffers data being received by the SPI. Before the
master SPI sends the next byte, software must clear the SPIF bit by
reading the SPSR and then accessing the SPDR.
Freescale Semiconductor, Inc.
Figure 11-2. SPI I/O Register Summary
Reset:
Reset:
Reset:
Read:
Read:
Read:
Write:
Write:
Write:
For More Information On This Product,
Serial Peripheral Interface (SPI)
SPIE
SPIF
Bit 7
Bit 7
0
0
Go to: www.freescale.com
= Unimplemented
WCOL
SPE
Bit 6
6
0
0
Bit 5
5
U = Unaffected
MODF
MSTR
Unaffected by reset
Bit 4
4
0
0
CPOL
Bit 3
U
3
MC68HC705C8A — Rev. 3
CPHA
BIt 2
U
2
SPR1
Bit 1
U
1
SPR0
Bit 0
Bit 0
U

Related parts for MC68HC705C8AVFNE