MC711P2CFNE3 Freescale Semiconductor, MC711P2CFNE3 Datasheet - Page 215

no-image

MC711P2CFNE3

Manufacturer Part Number
MC711P2CFNE3
Description
IC MCU 8BIT 84-PLCC
Manufacturer
Freescale Semiconductor
Series
HC11r
Datasheet

Specifications of MC711P2CFNE3

Core Processor
HC11
Core Size
8-Bit
Speed
3MHz
Connectivity
MI Bus, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
50
Program Memory Size
32KB (32K x 8)
Program Memory Type
OTP
Eeprom Size
640 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
84-PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC711P2CFNE3
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
11.3.2 Index register X (IX)
11.3.3 Index register Y (IY)
11.3.4 Stack pointer (SP)
MC68HC11P2 — Rev 1.0
The IX register provides a 16-bit indexing value that can be added to the
8-bit offset provided in an instruction to create an effective address. The
IX register can also be used as a counter or as a temporary storage
register.
The 16-bit IY register performs an indexed mode function similar to that
of the IX register. However, most instructions using the IY register
require an extra byte of machine code and an extra cycle of execution
time because of the way the opcode map is implemented. Refer to
Opcodes and operands
The M68HC11 CPU has an automatic program stack. This stack can be
located anywhere in the address space and can be any size up to the
amount of memory available in the system. Normally the SP is initialized
by one of the first instructions in an application program. The stack is
configured as a data structure that grows downward from high memory
to low memory. Each time a new byte is pushed onto the stack, the SP
is decremented. Each time a byte is pulled from the stack, the SP is
incremented. At any given time, the SP holds the 16-bit address of the
next free location in the stack.
operations.
Freescale Semiconductor, Inc.
For More Information On This Product,
The decimal adjust accumulator A (DAA) instruction is used after
binary-coded decimal (BCD) arithmetic operations, but there is no
equivalent BCD instruction to adjust accumulator B.
The add, subtract, and compare instructions associated with both
A and B (ABA, SBA, and CBA) only operate in one direction,
making it important to plan ahead to ensure the correct operand is
in the correct accumulator.
CPU Core and Instruction Set
Go to: www.freescale.com
for further information.
Figure 11-2
is a summary of SP
CPU Core and Instruction Set
Technical Data
Registers

Related parts for MC711P2CFNE3