AD9861-50EB Analog Devices Inc, AD9861-50EB Datasheet - Page 6

no-image

AD9861-50EB

Manufacturer Part Number
AD9861-50EB
Description
BOARD EVAL FOR AD9861-50
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9861-50EB

Rohs Status
RoHS non-compliant
Module/board Type
Evaluation Board
For Use With/related Products
AD9861-50
AD9861
TIMING SPECIFICATIONS
Table 5. AD9861-50 and AD9861-80
Parameter
INPUT CLOCK
TxPATH DATA
RxPATH DATA
Table 6. Explanation of Test Levels
Level
I
II
III
IV
V
VI
CLKIN Clock Rate (PLL Bypassed)
PLL Input Frequency
PLL Ouput Frequency
Setup Time (HD20 Mode, Time Required Before Data Latching
Edge)
Hold Time (HD20 Mode, Time Required After Data Latching
Edge)
Latency 1× Interpolation (data in until peak output response)
Latency 2× Interpolation (data in until peak output response)
Latency 4× Interpolation (data in until peak output response)
Output Delay (HD20 Mode, t
Latency
Description
100% production tested.
100% production tested at 25°C and guaranteed by design and characterization at specified temperatures.
Sample tested only.
Parameter is guaranteed by design and characterization testing.
Parameter is a typical value only.
100% production tested at 25°C and guaranteed by design and characterization for industrial temperature range.
OD
)
Rev. 0 | Page 6 of 52
Temp
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Test Level
IV
IV
IV
V
V
V
V
V
V
V
Min
1
16
32
Typ
5
–1.5
7
35
83
–1.5
5
Max
200
200
350
Unit
MHz
MHz
MHz
ns (see Clock
Distribution Block
section)
ns (see Clock
Distribution Block
section)
DAC Clock Cycles
DAC Clock Cycles
DAC Clock Cycles
ns (see Clock
Distribution Block
section)
ADC Clock Cycles

Related parts for AD9861-50EB