AT86RF401U-XI Atmel, AT86RF401U-XI Datasheet - Page 38

IC MICRO TX RF W/AVR 20-TSSOP

AT86RF401U-XI

Manufacturer Part Number
AT86RF401U-XI
Description
IC MICRO TX RF W/AVR 20-TSSOP
Manufacturer
Atmel
Datasheet

Specifications of AT86RF401U-XI

Frequency
264MHz ~ 456MHz
Applications
Garage Opener, RKE, Telemetry
Modulation Or Protocol
ASK, OOK
Data Rate - Maximum
10 kbps
Power - Output
6dBm
Current - Transmitting
23.2mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Memory Size
2KB Flash, 128 Byte EEPROM, 128Byte SRAM
Voltage - Supply
2 V ~ 5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
20-TSSOP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Other names
AT86RF401U
Watchdog Timer Control Register – WDTCR
38
Initial Value
Read/Write
AT86RF401
$22
Bit
R
7
0
R
6
0
• Bit[2]: Flag2
In transmit mode, this flag indicates the Transmit Done condition that occurs when the
buffer is empty and the counter has counted down to “0”. In receive mode, this flag indi-
cates that an edge has occurred, and the AVR should process the count value in the
BTCR and BTCNT registers. This bit is cleared upon read, e.g., IN R16, BTCR.
Table 17. Bit Timer Flag2 Definition
• Bit[1]: Data Bit
In transmit mode, this is a one-bit buffer that the AVR writes data to and the bit timer
extracts data from. When the bit timer removes the value from this register, the Flag0 bit
is set, and if enabled, an interrupt (INT2) is generated. If the interrupt is used, the ISR
should load a new bit into the buffer. If the interrupt is not enabled, then a polling method
should be used to detect Flag0 being set. Because of overhead associated with interrupt
handling, it may be slightly faster to use polling.
In receive mode, the value in this register indicates whether the edge at the IO3 pin was
rising or falling. A “1” indicates a rising edge occurred, and a “0” indicates that a falling
edge was detected. The number of AVR clock cycles since the last edge is held in the
C[9:0] (countval) bits (that is, unless an overflow condition has occurred).
• Bit[0]: Flag0
In transmit mode, this flag indicates the buffer is empty and the AVR should load new
data into it. In receive mode, this indicates a counter overflow condition has occurred.
The AVR should increment its software counter if this condition has occurred. This bit is
cleared upon read, e.g., IN R16, BTCR.
• Bits[7:5]
Reserved. These bits will always read as “0”.
• Bit[4]: WDTOE, Watchdog Turn-off Enable
This bit must be set (“1”) when the WDE bit is cleared. Otherwise, the watchdog will not
be disabled. Once set, hardware will clear this bit to “0” after four clock cycles. Refer to
the description of the WDE bit for a watchdog disable procedure.
• Bit[3]: WDE, Watchdog Enable
Mode[1:0]
R
5
0
00
01
10
11
WDTOE
R/W
4
0
Flag2 Function
Disabled
Indicates Transmit Done condition; buffer is empty and the
counter has expired.
An edge has been detected at the IO3 pin.
Indicates Transmit Done condition; buffer is empty and the
counter has expired.
WDE
R/W
3
0
WDP2
R/W
2
0
WDP1
R/W
1
0
WDP0
R/W
0
0
1424F–RKE–12/03
WDTCR

Related parts for AT86RF401U-XI