5M240ZT100C5N Altera, 5M240ZT100C5N Datasheet - Page 5

no-image

5M240ZT100C5N

Manufacturer Part Number
5M240ZT100C5N
Description
IC CPLD FLASH, 192, 7.5NS, 118.3MHZ, TQFP-100
Manufacturer
Altera
Series
MAX Vr

Specifications of 5M240ZT100C5N

Cpld Type
FLASH
No. Of Macrocells
192
No. Of I/o's
79
Propagation Delay
7.5ns
Global Clock Setup Time
4.6ns
Frequency
118.3MHz
Supply Voltage Range
1.71V To 1.89V
Rohs Compliant
Yes
Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.5ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
240
Number Of Macrocells
192
Number Of Gates
-
Number Of I /o
79
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-TQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
5M240ZT100C5N
Manufacturer:
ALTERA45
Quantity:
895
Part Number:
5M240ZT100C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
5M240ZT100C5N
Manufacturer:
ALTERA
0
Part Number:
5M240ZT100C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
5M240ZT100C5N
0
Part Number:
5M240ZT100C5N+CODE
Manufacturer:
ALTERA
0
Chapter 1: MAX V Device Family Overview
Integrated Software Platform
Table 1–2. MAX V Packages and User I/O Pins
Table 1–3. MAX V Package Sizes
Integrated Software Platform
Device Pin-Outs
May 2011 Altera Corporation
5M40Z
5M80Z
5M160Z
5M240Z
5M570Z
5M1270Z
5M2210Z
Note to
(1) Device packages under the same arrow sign have vertical migration capability.
Pitch (mm)
Area (mm
Length × width
(mm × mm)
Device
Package
Table
2
)
1–2:
f
f
f
64-Pin
MBGA
4.5 × 4.5
30
30
64-Pin
MBGA
20.25
the necessary power pins for migration. For I/O pin migration across densities, cross
reference the available I/O pins using the device pin-outs for all planned densities of
a given package type to identify which I/O pins can be migrated. The Quartus
software can automatically cross-reference and place all pins for you when given a
device migration list.
The Quartus II software provides an integrated environment for HDL and schematic
design entry, compilation and logic synthesis, full simulation and advanced timing
analysis, and programming of MAX V devices.
For more information about the Quartus II software features, refer to the
Handbook.
You can debug your MAX V designs using In-System Sources and Probes Editor in
the Quartus II software. This feature allows you to easily control any internal signal
and provides you with a completely dynamic debugging environment.
For more information about the In-System Sources and Probes Editor, refer to the
Design Debugging Using In-System Sources and Probes
Handbook.
For more information, refer to the
0.5
64-Pin
EQFP
54
54
54
64-Pin
EQFP
9 × 9
0.4
81
68-Pin
MBGA
(Note 1)
68-Pin
52
52
52
MBGA
5 × 5
0.5
25
100-Pin
TQFP
100-Pin
16 × 16
79
79
79
74
TQFP
256
0.5
MAX V Device Pin-Out Files
100-Pin
MBGA
100-Pin
MBGA
6 × 6
79
79
74
0.5
36
chapter of the Quartus II
144-Pin
144-Pin
22 × 22
TQFP
TQFP
114
114
114
484
0.5
page.
256-Pin
256-Pin
17 × 17
FBGA
FBGA
159
211
203
289
MAX V Device Handbook
1
Quartus II
324-Pin
324-Pin
19 × 19
FBGA
FBGA
®
271
271
361
1
II
1–3

Related parts for 5M240ZT100C5N