XC2C384-10TQG144C Xilinx Inc, XC2C384-10TQG144C Datasheet - Page 7

IC, CPLD, 384 MACROCELL, 7.1NS, TQFP-144

XC2C384-10TQG144C

Manufacturer Part Number
XC2C384-10TQG144C
Description
IC, CPLD, 384 MACROCELL, 7.1NS, TQFP-144
Manufacturer
Xilinx Inc
Series
CoolRunner IIr
Datasheets

Specifications of XC2C384-10TQG144C

No. Of Macrocells
384
No. Of I/o's
118
Propagation Delay
7.1ns
Global Clock Setup Time
3.3ns
Frequency
125MHz
Supply Voltage Range
1.7V To 1.9V
Programmable Type
In System Programmable
Delay Time Tpd(1) Max
9.2ns
Voltage Supply - Internal
1.7 V ~ 1.9 V
Number Of Logic Elements/blocks
24
Number Of Macrocells
384
Number Of Gates
9000
Number Of I /o
118
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
144-TQFP, 144-VQFP
Features
JTAG
Voltage
1.8V
Memory Type
CMOS
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Logic Elements/cells
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1406

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2C384-10TQG144C
Manufacturer:
XILINX
Quantity:
214
Part Number:
XC2C384-10TQG144C
Manufacturer:
XILINX
Quantity:
455
Part Number:
XC2C384-10TQG144C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC2C384-10TQG144C
Manufacturer:
XILINX
0
AC Electrical Characteristics Over Recommended Operating Conditions
DS095 (v3.2) March 8, 2007
Product Specification
Notes:
1.
2.
3.
4.
T
T
T
T
T
T
T
T
F
F
F
F
F
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
OE
AO
APRPW
PD1
PD2
SUD
SU1
SU2
HD
H
CO
TOGGLE
SYSTEM1
SYSTEM2
EXT1
EXT2
PSUD
PSU1
PSU2
PHD
PH
PCO
POE
MOE
PAO
SUEC
HEC
CW
PCW
DGSU
DGH
DGR
DGW
CDRSU
CDRH
CONFIG
Symbol
F
F
macrocell while F
F
Typical configuration current during
/T
TOGGLE
SYSTEM1
EXT1
/T
/T
(3)
(3)
OD
POD
MOD
(1/T
(1)
(2)
(2)
R
is the maximum frequency of a T flip-flop can reliably toggle (see CoolRunner-II family data sheet).
SU1
(1/T
+T
CYCLE
Propagation delay single p-term
Propagation delay OR array
Direct input register set-up time
Setup time fast (single p-term)
Setup time (OR array)
Direct input register hold time
Hold time (OR array or p-term)
Clock to output
Internal toggle rate
Maximum system frequency
Maximum system frequency
Maximum external frequency
Maximum external frequency
Direct input register p-term clock setup time
P-term clock setup time (single p-term)
P-term clock setup time (OR array)
Direct input register p-term clock hold time
P-term clock hold
P-term clock to output
Global OE to output enable/disable
P-term OE to output enable/disable
Macrocell driven OE to output enable/disable
P-term set/reset to output valid
Global set/reset to output valid
Register clock enable setup time
Register clock enable hold time
Global clock pulse width High or Low
P-term pulse width High or Low
Asynchronous preset/reset pulse width (High or Low)
Set-up before DataGATE latch assertion
Hold to DataGATE latch assertion
DataGATE recovery to new data
DataGATE low pulse width
CDRST setup time before falling edge GCLK2
CDRST hold time before falling edge GCLK2
Configuration time
CO
SYSTEM2
) is the maximum external frequency using one p-term while F
) is the internal operating frequency for a device with 16-bit Resetable binary counter through one p-term per
is through the OR array (one counter per function block)
T
CONFIG
Parameter
is 25 mA.
www.xilinx.com
EXT2
is through the OR array
Min.
4.1
3.2
3.6
0.0
0.0
2.3
1.4
1.8
0.9
1.8
3.3
0.0
1.4
7.5
7.5
0.0
4.0
3.0
1.7
0.0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-7
XC2C384 CoolRunner-II CPLD
Max.
350
217
200
200
118
112
7.1
7.5
5.3
7.1
6.0
7.0
8.0
7.5
6.0
8.5
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Min.
10.0
10.0
4.2
3.3
4.1
0.0
0.0
2.5
1.9
2.7
0.4
1.3
3.4
0.0
3.0
0.0
6.0
5.0
2.5
0.0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-10
Max.
10.0
10.2
12.5
11.6
11.5
11.0
166
125
114
200
9.2
7.9
9.3
9.2
89
83
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Units
MHz
MHz
MHz
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
μs
7

Related parts for XC2C384-10TQG144C