AD9520-0/PCBZ Analog Devices Inc, AD9520-0/PCBZ Datasheet - Page 64

no-image

AD9520-0/PCBZ

Manufacturer Part Number
AD9520-0/PCBZ
Description
12/24 Channel Clock Gen 2,0GH
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9520-0/PCBZ

Design Resources
Synchronizing Multiple AD9910 1 GSPS Direct Digital Synthesizers (CN0121) Phase Coherent FSK Modulator (CN0186)
Main Purpose
Timing, Clock Generator
Utilized Ic / Part
AD9520-0
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Secondary Attributes
-
Embedded
-
Primary Attributes
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD9520-0
Addr
(Hex)
193
194
195
196
197
198
199
19A
19B
19C
to
1DF
VCO Divider and CLK Input
1E0
1E1
1E2
to
22A
System
230
231
Update All Registers
232
233
to
9FF
EEPROM Buffer Segment
A00
A01
A02
A03
A04
Parameter
Divider 1 (PECL)
Divider 2 (PECL)
Divider 3 (PECL)
VCO divider
Input CLKs
Power-down
and SYNC
IO_UPDATE
EEPROM
Buffer Segment
Register 1
EEPROM
Buffer Segment
Register 2
EEPROM
Buffer Segment
Register 3
EEPROM
Buffer Segment
Register 4
EEPROM
Buffer Segment
Register 5
Bit 7 (MSB)
Divider 1
bypass
Divider 2
bypass
Divider 3
bypass
Unused
0
0
EEPROM Buffer Segment Register 2 (default: Bits[15:8] of starting register address for Group 1)
EEPROM Buffer Segment Register 5 (default: Bits[15:8] of starting register address for Group 2)
EEPROM Buffer Segment Register 3 (default: Bits[7:0] of starting register address for Group 1)
Divider 1 low cycles
Divider 2 low cycles
Divider 3 low cycles
Bit 6
Divider 1
ignore
SYNC
Divider 2
ignore
SYNC
Divider 3
ignore
SYNC
Unused
Unused
Unused
Unused
Unused
Unused
(default = 1)
Unused
EEPROM Buffer Segment Register 1 (default: number of bytes for Group 1)
EEPROM Buffer Segment Register 4 (default: number of bytes for Group 2)
Bit 5
Divider 1
force
high
Divider 2
force
high
Divider 3
force
high
Rev. 0 | Page 64 of 84
Bit 4
Divider 1
start high
Divider 2
start high
Divider 3
start high
Power -
down
clock
input
section
Unused
Unused
Unused
Unused
Bit 3
Unused
Unused
Power-
down VCO
clock
interface
Disable
power-on
SYNC
Unused
Unused
Bit 2
power-
down
Power-
down
SYNC
Channel 1
Channel 2
Channel 3
Power-
down
VCO
and CLK
power-
power-
down
down
Divider 1 high cycles
Divider 2 high cycles
Divider 3 high cycles
phase offset
phase offset
phase offset
Divider 1
Divider 2
Divider 3
Unused
Bit 1
Channel 3
direct-to-
output
Select
VCO or CLK
Power-
down
distribution
reference
Channel 1
Channel 2
direct-to-
direct-to-
VCO divider
output
output
Bit 0 (LSB)
Disable
Divider 3
DCC
Bypass VCO
divider
Soft
SYNC
IO_UPDATE
(self-clearing)
Divider 1
Divider 2
Disable
Disable
DCC
DCC
00
02
Default
Value
(Hex)
33
00
00
11
00
00
00
00
00
00
00
20
00
00
00
00
00
00
00
00

Related parts for AD9520-0/PCBZ