AD9739-EBZ Analog Devices Inc, AD9739-EBZ Datasheet - Page 38

no-image

AD9739-EBZ

Manufacturer Part Number
AD9739-EBZ
Description
14 Bit 2.5 GSPS DAC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9739-EBZ

Number Of Dac's
1
Number Of Bits
14
Outputs And Type
1, Differential
Sampling Rate (per Second)
2.5G
Data Interface
SPI™
Dac Type
Current
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD9739
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD9739
The SYNC_IN_x and SYNC_OUT_x signals are used to
synchronize multiple parts (see the Synchronization Controller
section for more information). Each data port runs internally at
half the speed of the DACCLK_x, and the two ports are subse-
quently multiplexed together to achieve the full DAC update rate.
Maximizing the opening of the eye in the DCI_x and data
signals improves the reliability of the data port interface. The
two sources of degradation that reduce the eye in the DCI_x
and data signals are the jitter on these signals and the skew
between them. Therefore, it is recommended that the DCI_x be
generated in the same manner as the data signals with the same
output driver and data line routing. DCI_x can be implemented
as a 17th data line with an alternating (010101…) bit sequence.
DBx[13:1]
DCI_x
FF
FF
FF
FF
DCI WINDOW
SAMPLE
SAMPLE
DELAY
DELAY
DELAY
POST
FINE
PRE
FINE
FINE
Figure 84. Top Level Diagram of the Data Receiver and Controller
DELAY
DELAY
DCI WINDOW
DCI WINDOW
DCI WINDOW
FINE
FINE
SAMPLE
POST
PRE
FF
DELAY
DELAY
Rev. 0 | Page 38 of 56
FF
DCI DELAY
DELAY
DELAY
CONTROLLER
The data receiver behaves like a shift register with a variable
delay from one register to the next. The data receiver uses the
clocks to the rising edge of the DCI_x to determine the proper
data sampling time. Upon enabling the data receiver controller,
the circuit searches for rising edges in both directions, selecting
the closest rising edge. Upon finding the DCI_x rising edge, the
receiver controller enters tracking mode. In tracking mode, the
pre- and post-delay lines traverse the DCI_x edge to maintain
lock and track variations. For proper circuit operation, the DCI_x
and data inputs must maintain a minimum skew (dependent on
frequency). The data receiver controller should be enabled after
the synchronization controller and mu controller indicate a
locked state.
FF
DELAY
DELAY
SAMPLE
DELAY
FF
DELAY
DELAY
FF
FF
0
2
1
3
/4
PHASE
DATA TO
CORE
DAC
CLOCK

Related parts for AD9739-EBZ