CS2300CP-CZZR Cirrus Logic Inc, CS2300CP-CZZR Datasheet - Page 2

no-image

CS2300CP-CZZR

Manufacturer Part Number
CS2300CP-CZZR
Description
IC General Purpose PLL LCO
Manufacturer
Cirrus Logic Inc
Type
Fanout Distribution, Fractional N Synthesizerr
Datasheets

Specifications of CS2300CP-CZZR

Pll
Yes
Input
Clock
Output
Clock
Number Of Circuits
1
Ratio - Input:output
1:2
Differential - Input:output
No/No
Frequency - Max
75MHz
Divider/multiplier
Yes/Yes
Voltage - Supply
3.1 V ~ 3.5 V
Operating Temperature
-10°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
10-MSOP, Micro10™, 10-uMAX, 10-uSOP
Frequency-max
75MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1494 - BOARD EVAL GEN PURPOSE PLL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
598-1405-2
CS2300CP-CZZR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS2300CP-CZZR
0
2
TABLE OF CONTENTS
1. PIN DESCRIPTION ................................................................................................................................. 4
2. TYPICAL CONNECTION DIAGRAM ..................................................................................................... 5
3. CHARACTERISTICS AND SPECIFICATIONS ...................................................................................... 6
4. ARCHITECTURE OVERVIEW ............................................................................................................. 11
5. APPLICATIONS ................................................................................................................................... 13
6. SPI / I²C CONTROL PORT ................................................................................................................... 20
7. REGISTER QUICK REFERENCE ........................................................................................................ 23
8. REGISTER DESCRIPTIONS ................................................................................................................ 24
RECOMMENDED OPERATING CONDITIONS .................................................................................... 6
ABSOLUTE MAXIMUM RATINGS ........................................................................................................ 6
DC ELECTRICAL CHARACTERISTICS ................................................................................................ 6
AC ELECTRICAL CHARACTERISTICS ................................................................................................ 7
PLL PERFORMANCE PLOTS ............................................................................................................... 8
CONTROL PORT SWITCHING CHARACTERISTICS- I²C FORMAT ................................................... 9
CONTROL PORT SWITCHING CHARACTERISTICS - SPI FORMAT ............................................... 10
4.1 Delta-Sigma Fractional-N Frequency Synthesizer ......................................................................... 11
4.2 Hybrid Analog-Digital Phase Locked Loop .................................................................................... 11
5.1 Timing Reference Clock ................................................................................................................. 13
5.2 Frequency Reference Clock Input, CLK_IN ................................................................................... 13
5.3 Output to Input Frequency Ratio Configuration ............................................................................. 16
5.4 PLL Clock Output ........................................................................................................................... 19
5.5 Auxiliary Output .............................................................................................................................. 19
5.6 Clock Output Stability Considerations ............................................................................................ 20
5.7 Required Power Up Sequencing .................................................................................................... 20
6.1 SPI Control ..................................................................................................................................... 21
6.2 I²C Control ...................................................................................................................................... 21
6.3 Memory Address Pointer ............................................................................................................... 23
8.1 Device I.D. and Revision (Address 01h) ....................................................................................... 24
8.2 Device Control (Address 02h) ........................................................................................................ 24
8.3 Device Configuration 1 (Address 03h) ........................................................................................... 25
8.4 Global Configuration (Address 05h) ............................................................................................... 26
8.5 Ratio (Address 06h - 09h) .............................................................................................................. 26
8.6 Function Configuration 1 (Address 16h) ........................................................................................ 27
5.2.1 CLK_IN Skipping Mode ......................................................................................................... 13
5.2.2 Adjusting the Minimum Loop Bandwidth for CLK_IN ............................................................ 15
5.3.1 User Defined Ratio (RUD) ..................................................................................................... 16
5.3.2 Ratio Modifier (R-Mod) .......................................................................................................... 17
5.3.3 Effective Ratio (REFF) .......................................................................................................... 17
5.3.4 Ratio Configuration Summary ............................................................................................... 18
5.6.1 Output Switching ................................................................................................................... 20
5.6.2 PLL Unlock Conditions .......................................................................................................... 20
6.3.1 Map Auto Increment .............................................................................................................. 23
8.1.1 Device Identification (Device[4:0]) - Read Only ..................................................................... 24
8.1.2 Device Revision (Revision[2:0]) - Read Only ........................................................................ 24
8.2.1 Unlock Indicator (Unlock) - Read Only .................................................................................. 24
8.2.2 Auxiliary Output Disable (AuxOutDis) ................................................................................... 24
8.2.3 PLL Clock Output Disable (ClkOutDis) .................................................................................. 25
8.3.1 R-Mod Selection (RModSel[2:0]) ........................................................................................... 25
8.3.2 Auxiliary Output Source Selection (AuxOutSrc[1:0]) ............................................................. 25
8.3.3 Enable Device Configuration Registers 1 (EnDevCfg1) ........................................................ 26
8.4.1 Device Configuration Freeze (Freeze) ................................................................................ 26
8.4.2 Enable Device Configuration Registers 2 (EnDevCfg2) ....................................................... 26
CS2300-CP
DS843F1

Related parts for CS2300CP-CZZR